ep1s25 Altera Corporation, ep1s25 Datasheet - Page 155

no-image

ep1s25

Manufacturer Part Number
ep1s25
Description
Stratix Device Family Data Sheet
Manufacturer
Altera Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ep1s25B672
Manufacturer:
ALTERA
0
Part Number:
ep1s25B672C6
Manufacturer:
Altera
Quantity:
10 000
Part Number:
ep1s25B672C6
Manufacturer:
ALTERA
0
Part Number:
ep1s25B672C6
0
Part Number:
ep1s25B672C6ES
Manufacturer:
ALTERA
0
Part Number:
ep1s25B672C6N
Manufacturer:
AD
Quantity:
1 001
Part Number:
ep1s25B672C6N
Manufacturer:
ALTERA
Quantity:
210
Part Number:
ep1s25B672C6N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
ep1s25B672C6N
0
Part Number:
ep1s25B672C7
Manufacturer:
ALTERA
Quantity:
852
Part Number:
ep1s25B672C7
Manufacturer:
ALTERA
Quantity:
3
Part Number:
ep1s25B672C7
0
IEEE Std. 1149.1
(JTAG)
Boundary-Scan
Support
Altera Corporation
July 2005
S51003-1.3
All Stratix
IEEE Std. 1149.1a-1990 specification. JTAG boundary-scan testing can be
performed either before or after, but not during configuration. Stratix
devices can also use the JTAG port for configuration together with either
the Quartus
Byte-Code Files (.jbc).
Stratix devices support IOE I/O standard setting reconfiguration through
the JTAG BST chain. The JTAG chain can update the I/O standard for all
input and output pins any time before or during user mode through the
CONFIG_IO instruction. You can use this ability for JTAG testing before
configuration when some of the Stratix pins drive or receive from other
devices on the board using voltage-referenced standards. Since the Stratix
device may not be configured before JTAG testing, the I/O pins may not
be configured for appropriate electrical standards for chip-to-chip
communication. Programming those I/O standards via JTAG allows you
to fully test the I/O connection to other devices.
The enhanced PLL reconfiguration bits are part of the JTAG chain before
configuration and after power-up. After device configuration, the PLL
reconfiguration bits are not part of the JTAG chain.
The JTAG pins support 1.5-V/1.8-V or 2.5-V/3.3-V I/O standards. The
TDO pin voltage is determined by the V
The VCCSEL pin selects whether the JTAG inputs are 1.5-V, 1.8-V, 2.5-V, or
3.3-V compatible.
Stratix devices also use the JTAG port to monitor the logic operation of the
device with the SignalTap
support the JTAG instructions shown in
The Quartus II software has an Auto Usercode feature where you can
choose to use the checksum value of a programming file as the JTAG user
code. If selected, the checksum is automatically loaded to the USERCODE
register. In the Settings dialog box in the Assignments menu, click Device
& Pin Options, then General, and then turn on the Auto Usercode
option.
®
®
devices provide JTAG BST circuitry that complies with the
II software or hardware using either Jam Files (.jam) or Jam
3. Configuration & Testing
®
II embedded logic analyzer. Stratix devices
CCIO
Table
of the bank where it resides.
3–1.
3–1

Related parts for ep1s25