adsp-21371kswz-2a Analog Devices, Inc., adsp-21371kswz-2a Datasheet - Page 44

no-image

adsp-21371kswz-2a

Manufacturer Part Number
adsp-21371kswz-2a
Description
Sharc Processor
Manufacturer
Analog Devices, Inc.
Datasheet
ADSP-21371/ADSP-21375
TWI Controller Timing
Table 42
interface. Input Signals (SCL, SDA) are routed to the
DPI_P14–1 pins using the SRU. Therefore, the timing specifica-
tions provided below are valid at the DPI_P14–1 pins.
Table 42. Characteristics of the SDA and SCL Bus Lines for F/S-Mode TWI Bus Devices
1
Parameter
f
t
t
t
t
t
t
t
t
t
All values referred to V
SCL
HDSTA
LOW
HIGH
SUSTA
HDDAT
SUDAT
SUSTO
BUF
SP
DPI_P14-1
DPI_P14-1
SDA
SCL
and
Figure 32
SCL Clock Frequency
Hold Time (repeated) Start Condition. After This
Period, the First Clock Pulse is Generated.
Low Period of the SCL Clock
High Period of the SCL Clock
Setup Time for a Repeated Start Condition
Data Hold Time for TWI-Bus Devices
Data Setup Time
Setup Time for Stop Condition
Bus Free Time Between a Stop and Start Condition
Pulse Width of Spikes Suppressed By the Input Filter n/a
S
IHmin
provide timing information for the TWI
and V
t
t
LOW
HDS TA
ILmax
levels.
t
For more information, see Electrical Characteristics on page 16.
H DDA T
Figure 32. Fast and Standard Mode Timing on the TWI Bus
t
HIGH
t
SUDA T
Rev. B | Page 44 of 52 | June 2008
t
SUS TA
Standard Mode
Min
0
4.0
4.7
4.0
4.7
0
250
4.0
4.7
Sr
t
HDS TA
Max
100
n/a
1
t
SP
t
Fast Mode
Min
0
0.6
1.3
0.6
0.6
0
100
0.6
1.3
0
SUSTO
P
t
Max
400
50
BUF
S
Unit
kHz
μs
μs
μs
μs
μs
ns
μs
μs
ns

Related parts for adsp-21371kswz-2a