MAX3140EEI+T Maxim Integrated Products, MAX3140EEI+T Datasheet - Page 16

IC UART W/RS485 28-QSOP

MAX3140EEI+T

Manufacturer Part Number
MAX3140EEI+T
Description
IC UART W/RS485 28-QSOP
Manufacturer
Maxim Integrated Products
Datasheet

Specifications of MAX3140EEI+T

Features
Transceiver
Fifo's
8 Byte
Protocol
RS232, RS485
Voltage - Supply
4.75 V ~ 5.25 V
With Irda Encoder/decoder
Yes
With False Start Bit Detection
Yes
With Cmos
Yes
Mounting Type
Surface Mount
Package / Case
28-QSOP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
SCLK’s rising edge. DOUT (MISO) is read into the µP
on SCLK’s rising edge. The first bit (bit 15) of DOUT
transitions on CS’s falling edge, and bits 14–0 transition
on SCLK’s falling edge. Figure 12 shows the detailed
serial timing specifications for the synchronous SPI
port.
Only 16-bit words are expected. If CS goes high in the
middle of a transmission (any time before the 16th bit),
the sequence is aborted (i.e., data does not get written
to individual registers). Most operations, such as the
SPI/MICROWIRE-Compatible UART with Integrated
True Fail-Safe RS-485/RS-422 Transceivers
Figure 12. Detailed Serial Timing Specifications for the Synchronous Port
Figure 13. SPI Interface (Write Configuration)
Figure 14. Parity and Word Length Control
16
DOUT
SCLK
______________________________________________________________________________________
DIN
CS
DOUT
SCLK
DIN
CS
1
R
1
t
CSO
IDLE
IDLE
IDLE
IDLE
TIME
T
1
2
t
DV
FEN
t
0
CSS
START
START
START
START
3
t
DS
SHDN
t
DH
0
PE = 0, L = 0
PE = 0, L = 1
PE = 1, L = 0
PE = 1, L = 1
4
D0
D0
D0
D0
TM
0
5
D1
D1
D1
D1
t
RM
CL
0
6
D2
D2
D2
D2
PM
0
7
D3
D3
D3
D3
t
CH
RAM
0
8
D4
D4
D4
D4
• • •
• • •
• • •
• • •
IR
0
clearing of internal registers, are executed only on CS’s
rising edge. Every time CS goes low, a new 16-bit
stream is expected. Figure 13 shows an example of
using the WRITE CONFIGURATION register.
Table 1 describes the bits located in the WRITE CON-
FIGURATION, READ CONFIGURATION, WRITE DATA,
and READ DATA registers. This table also describes
whether the bit is a read or write bit and what the
power-on reset states (POR) of the bits are. Figure 14
shows an example of parity and word length control.
9
D5
D5
D5
D5
ST
0
10
D6
D6
D6
D6
PE
0
11
STOP
SECOND STOP BIT IS OMITTED IF ST = 0.
D7
D7
Pt
0
L
12
STOP
STOP
STOP
Pt
t
DO
B3
0
STOP
13
STOP
STOP
IDLE
B2
0
STOP
14
IDLE
IDLE
t
CSH
B1
0
IDLE
15
B0
0
UPDATED
16
DATA
t
TR
t
CS1

Related parts for MAX3140EEI+T