SC16C852VIET,157 NXP Semiconductors, SC16C852VIET,157 Datasheet - Page 31

IC UART DUAL W/FIFO 36TFBGA

SC16C852VIET,157

Manufacturer Part Number
SC16C852VIET,157
Description
IC UART DUAL W/FIFO 36TFBGA
Manufacturer
NXP Semiconductors
Datasheet

Specifications of SC16C852VIET,157

Features
Programmable
Number Of Channels
2, DUART
Fifo's
128 Byte
Protocol
RS485
Voltage - Supply
1.8V
With Auto Flow Control
Yes
With Irda Encoder/decoder
Yes
With False Start Bit Detection
Yes
With Modem Control
Yes
With Cmos
Yes
Mounting Type
Surface Mount
Package / Case
36-TFBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
568-4019
935282518157
SC16C852VIET
SC16C852VIET

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SC16C852VIET,157
Manufacturer:
NXP Semiconductors
Quantity:
10 000
NXP Semiconductors
SC16C852V
Product data sheet
7.8 Modem Status Register (MSR)
This register shares the same address as EFCR register. This is a read-only register and
it provides the current state of the control interface signals from the modem, or other
peripheral device to which the SC16C852V is connected. Four bits of this register are
used to indicate the changed information. These bits are set to a logic 1 whenever a
control input from the modem changes state. These bits are set to a logic 0 whenever the
CPU reads this register.
When write, the data will be written to EFCR register.
Table 23.
[1]
Bit
7
6
5
4
3
2
1
0
Whenever any MSR bit 3:0 is set to logic 1, a Modem Status Interrupt will be generated.
MSR[7]
MSR[6]
MSR[5]
MSR[4]
MSR[3]
MSR[2]
MSR[1]
MSR[0]
Symbol
Modem Status Register bits description
Dual UART with 128-byte FIFOs, IrDA, and XScale VLIO bus interface
All information provided in this document is subject to legal disclaimers.
Description
CD. During normal operation, this bit is the complement of the CD input.
Reading this bit in the loopback mode produces the state of MCR[3]
(OP2A/OP2B).
RI. During normal operation, this bit is the complement of the RI input. Reading
this bit in the loopback mode produces the state of MCR[2] (OP1A/OP1B).
DSR. During normal operation, this bit is the complement of the DSR input.
During the loopback mode, this bit is equivalent to MCR[0] (DTR).
CTS. During normal operation, this bit is the complement of the CTS input.
During the loopback mode, this bit is equivalent to MCR[1] (RTS).
ΔCD
ΔRI
ΔDSR
ΔCTS
logic 0 = no CD change (normal default condition)
logic 1 = the CD input to the SC16C852V has changed state since the last
time it was read. A modem Status Interrupt will be generated.
logic 0 = no RI change (normal default condition)
logic 1 = the RI input to the SC16C852V has changed from a logic 0 to a
logic 1. A modem Status Interrupt will be generated.
logic 0 = no DSR change (normal default condition)
logic 1 = the DSR input to the SC16C852V has changed state since the last
time it was read. A modem Status Interrupt will be generated.
logic 0 = no CTS change (normal default condition)
logic 1 = the CTS input to the SC16C852V has changed state since the last
time it was read. A modem Status Interrupt will be generated.
[1]
[1]
Rev. 5 — 21 January 2011
[1]
[1]
SC16C852V
© NXP B.V. 2011. All rights reserved.
31 of 55

Related parts for SC16C852VIET,157