SC16IS740IPW,112 NXP Semiconductors, SC16IS740IPW,112 Datasheet - Page 10

IC UART SINGLE W/FIFO 16-TSSOP

SC16IS740IPW,112

Manufacturer Part Number
SC16IS740IPW,112
Description
IC UART SINGLE W/FIFO 16-TSSOP
Manufacturer
NXP Semiconductors
Type
UART with 64-byte FIFOs and IrDA encoder/decoderr
Datasheet

Specifications of SC16IS740IPW,112

Number Of Channels
1, UART
Package / Case
16-TSSOP (0.173", 4.40mm Width)
Fifo's
64 Byte
Protocol
RS232, RS485
Voltage - Supply
2.5V, 3.3V, 5V
With Auto Flow Control
Yes
With False Start Bit Detection
Yes
With Modem Control
Yes
Mounting Type
Surface Mount
Data Rate
5 Mbps
Supply Voltage (max)
3.6 V
Supply Voltage (min)
2.3 V
Supply Current
6 mA
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Operating Supply Voltage
2.5 V, 3.3 V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
568-4000 - DEMO BOARD SPI/I2C TO DUAL UART568-3510 - DEMO BOARD SPI/I2C TO UART
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
568-3648-5
935280988112
SC16IS740IPW

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SC16IS740IPW,112
Manufacturer:
JAMICON
Quantity:
101
NXP Semiconductors
SC16IS740_750_760_6
Product data sheet
Fig 9.
(1) N = receiver FIFO trigger level.
(2) The two blocks in dashed lines cover the case where an additional character is sent, as described in
RTS functional timing
receive
FIFO
RTS
read
RX
7.2.1 Auto RTS
Figure 9
are stored in the TCR or FCR. RTS is active if the RX FIFO level is below the halt trigger
level in TCR[3:0]. When the receiver FIFO halt trigger level is reached, RTS is deasserted.
The sending device (for example, another UART) may send an additional character after
the trigger level is reached (assuming the sending UART has another character to send)
because it may not recognize the deassertion of RTS until it has begun sending the
additional character. RTS is automatically reasserted once the receiver FIFO reaches the
resume trigger level programmed via TCR[7:4]. This reassertion allows the sending
device to resume transmission.
start
Fig 8.
character
shows RTS functional timing. The receiver FIFO trigger levels used in auto RTS
N
Autoflow control (auto RTS and auto CTS) example
FIFO
FIFO
TX
RX
stop
UART 1
Single UART with I
SERIAL TO
TO SERIAL
PARALLEL
PARALLEL
CONTROL
CONTROL
Rev. 06 — 13 May 2008
FLOW
FLOW
start
character
N + 1
1
RTS
CTS
RX
TX
2
2
C-bus/SPI interface, 64-byte FIFOs, IrDA SIR
stop
SC16IS740/750/760
TX
CTS
RX
RTS
TO SERIAL
SERIAL TO
PARALLEL
N
PARALLEL
CONTROL
CONTROL
FLOW
FLOW
UART 2
N + 1
Section 7.2.1
© NXP B.V. 2008. All rights reserved.
002aab040
start
FIFO
FIFO
RX
TX
002aab656
10 of 62

Related parts for SC16IS740IPW,112