CP3BT26G18NEPX/NOPB National Semiconductor, CP3BT26G18NEPX/NOPB Datasheet - Page 89

no-image

CP3BT26G18NEPX/NOPB

Manufacturer Part Number
CP3BT26G18NEPX/NOPB
Description
Manufacturer
National Semiconductor
Datasheet

Specifications of CP3BT26G18NEPX/NOPB

Operating Temperature (min)
-40C
Operating Temperature (max)
85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
128
Package Type
LQFP
Lead Free Status / RoHS Status
Compliant
16.5.6
The ADCRESLT register includes the software-visible end
of a 4-word FIFO. Conversion results are loaded into the
FIFO from the 12-bit ADC and unloaded when software
reads the ADCRESLT register. The ADCRESLT register is
read-only. With the exception of the PEN_DOWN bit, the
fields in this register are cleared when the register is read.
ADC_RESULT The ADC Result field holds a 12-bit value for
SIGN
ADC_DONE ADC_OFLW PEN_DOWN
11
15
ADC Result Register (ADCRESLT)
the conversion result. If the ADC_DONE bit is
clear, there is no valid result in this field, and
the field will have a value of 0. The
ADC_RESULT field and the SIGN bit together
form the software-visible end of the ADC
FIFO.
The Sign bit indicates whether the - input has
a voltage greater than the + input (differential
mode
CGCR.MUX_CFG is 000b, ADC0 is the + in-
put and ADC1 is the - input. If the voltage on
ADC0 is greater than the voltage on ADC1,
the SIGN bit will be 0; if the voltage on ADC0
is less than the voltage on ADC1, the SIGN bit
will be 1. In single-ended mode, this bit always
reads as 0.
0 – In differential mode, + input has a voltage
1 – In differential mode, - input has a voltage
greater than the - input. In single-ended
mode, this bit is always 0.
greater than the + input.
14
ADC_RESULT
only).
For
13
example
SIGN
12
if
0
AD-
89
PEN_DOWN The Pen-Down bit indicates whether a pen-
ADC_OFLW The ADC FIFO Overflow bit indicates whether
ADC_DONE The ADC Done bit indicates when an ADC
down condition is being sensed. To enable
pen-down detection, the TOUCH_CFG field of
the ADCGCR register must be loaded with
101b. The sense of the PEN_DOWN bit is in-
verted, so when pen-down detection is en-
abled and a pen-down condition is sensed,
the PEN_DOWN bit is clear. This bit is not car-
ried through the FIFO, so its value represents
the current status of the pen-down detector.
When pen-down detection is enabled, the un-
inverted signal from the pen-down detector is
ORed with the Done signal to generate the
wake-up signal (WUI30) passed to the MIWU
unit. If pen-down detection is not enabled, this
bit reads as 0.
0 – Pen-down condition is sensed, or pen-
1 – No pen-down condition is sensed.
the 4-word FIFO behind the ADCRESLT reg-
ister has overflowed. When this occurs, the
most recent conversion result is lost. This bit
is cleared when the ADCRESLT register is
read.
0 – FIFO overflow has not occurred.
1 – FIFO overflow has occurred.
conversion has completed. When this bit is
set, the data in the ADC_RESULT field is val-
id. When this bit is clear, there is no valid data
in the ADC_RESULT field. The Done bit is
cleared when the ADCRESLT register is read,
but if there are queued conversion results in
the FIFO, the Done bit will become set again
after one System Clock period.
0 – No ADC conversion has completed since
1 – An ADC conversion has completed since
down detection is disabled.
the ADCRESLT register was last read.
the ADCRESLT register was last read.
www.national.com

Related parts for CP3BT26G18NEPX/NOPB