PLRXPL-VI-S24-22 JDS UNIPHASE, PLRXPL-VI-S24-22 Datasheet - Page 7

no-image

PLRXPL-VI-S24-22

Manufacturer Part Number
PLRXPL-VI-S24-22
Description
Manufacturer
JDS UNIPHASE
Datasheet

Specifications of PLRXPL-VI-S24-22

Optical Fiber Type
TX/RX
Optical Rise Time
0.15/0.2ns
Optical Fall Time
0.15/0.2ns
Operating Temperature Classification
Industrial
Peak Wavelength
850nm
Operating Supply Voltage (min)
2.97V
Operating Supply Voltage (typ)
3.3V
Operating Supply Voltage (max)
3.63V
Operating Temp Range
-40C to 85C
Lead Free Status / RoHS Status
Compliant
Table 1 Transceiver pin descriptions
Pin Number
Receiver
8
9, 10, 11, 14
12
13
15
7
Transmitter
3
1, 17, 20
2
16
18
19
Module Defi nition
4, 5, 6
7
Symbol
LOS
VeeR
RD-
RD+
VccR
Rate Select
TX Disable
VeeT
TX Fault
VccT
TD+
TD-
MOD_DEF(0:2)
Transmitter Power Supply
Name
Loss of Signal Out (OC)
Receiver Signal Ground
Receiver Negative DATA
Out (PECL)
Receiver Positive DATA
Out (PECL)
Receiver Power Supply
Rate Select (LVTTL)
Transmitter Disable In (LVTTL)
Transmitter Signal Ground
Transmitter Fault Out (OC)
Transmitter Positive DATA In
(PECL)
Transmitter Negative DATA In
(PECL)
Module Defi nition Identifi ers
ROHS-COMPLIANT 2.125, 1.25 AND 1.063 GBPS 850 NM TRANSCEIVER
This pin has an internal 30K pulldown to ground. An input
This pin should be connected to a fi ltered +3.3V power supply
Description
Suffi cient optical signal for potential BER < 1x10
Insuffi cient optical signal for potential BER < 1x10
This pin is open collector compatible, and should be pulled
up to Host Vcc with a 10 k resistor.
These pins should be connected to signal ground on the host board.
Light on = Logic “0” Output
Receiver DATA output is internally AC coupled and series
terminated with a 50  resistor.
Light on = Logic “1” Output
Receiver DATA output is internally AC coupled and series
terminated with a 50  resistor.
This pin should be connected to a fi ltered +3.3V power supply
on the host board. See Application schematics on page 5 for
fi ltering suggestions.
signal will not affect module performance
Logic “1” Input (or no connection) = Laser off
Logic “0” Input = Laser on
This pin is internally pulled up to Vcc
These pins should be connected to signal ground on the host board.
Logic “1” Output = Laser Fault (Laser off before t_fault)
Logic “0” Output = Normal Operation
This pin is open collector compatible, and should be pulled
up to Host Vcc with a 10 k resistor.
on the host board.
See Application schematics on page 5 for fi ltering suggestions.
Logic “1” Input = Light on
Transmitter DATA inputs are internally AC coupled and
terminated with a differential 100  resistor.
Logic “0” Input = Light on
Transmitter DATA inputs are internally AC coupled and
terminated with a differential 100  resistor.
Serial ID with SFF 8472 Diagnostics (See section 3.1)
Module Defi nition pins should be pulled up to Host Vcc with
10 k resistors.
T
with a 10 k resistor.
-12
-12
= Logic “1”
= Logic “0”

Related parts for PLRXPL-VI-S24-22