MPC8536DS Freescale Semiconductor, MPC8536DS Datasheet - Page 100

BOARD DEV SYSTEM MPC8536E

MPC8536DS

Manufacturer Part Number
MPC8536DS
Description
BOARD DEV SYSTEM MPC8536E
Manufacturer
Freescale Semiconductor
Series
PowerQUICC III™r
Type
MPUr
Datasheets

Specifications of MPC8536DS

Contents
Board, Software and Documentation
Processor Series
MPC85xx
Core
e500
Data Bus Width
32 bit
Maximum Clock Frequency
667 MHz
Operating Supply Voltage
- 0.3 V to + 1.21 V
Maximum Operating Temperature
+ 105 C
Data Ram Size
32 KB
Interface Type
SPI, USB
Program Memory Type
DDR2, DDR3, SDRAM
Core Size
32 Bit
Program Memory Size
544KB
Cpu Speed
1.5GHz
Digital Ic Case Style
BGA
No. Of Pins
783
Supply Voltage Range
0.95V To 1.05V
Rohs Compliant
Yes
For Use With/related Products
MPC8536
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
UI
V
PCI Express
2.21
This section describes the DC and AC electrical specifications for the PCI Express bus of the MPC8536E.
2.21.1
For more information, see
2.21.2
Table 70
2.21.3
The ports on the two ends of a link must transmit data at a rate that is within 600 parts per million 15 (ppm) of each other at all
times. This is specified to allow bit rate clock sources with a +/– 300 ppm tolerance.
2.21.4
The following is a summary of the specifications for the physical layer of PCI Express on this device. For further details as well
as the specifications of the transport and data link layer, please use the PCI Express Base Specification. REV. 1.0a document.
2.21.4.1
Table 71
component pins.
100
Notes:
1. Tj at BER of 10E-6 86 ps Max.
2. Total peak-to-peak deterministic jitter “Dj” should be less than or equal to 42 ps.
3. Limits from “PCI Express CEM Rev 2.0” and measured per “PCI Express Rj, D, and Bit Error Rates”.
Symbol
TX-DIFFp-p
t
t
REFCJ
REFPJ
t
REF
Symbol
lists AC requirements.
defines the specifications for the differential output at all transmitters (TXs). The parameters are specified at the
REFCLK cycle time
REFCLK cycle-to-cycle jitter. Difference in the period of any two
adjacent REFCLK cycles
Phase jitter. Deviation in edge location with respect to mean edge
location
PCI Express
DC Requirements for PCI Express SD1_REF_CLK and
SD1_REF_CLK
AC Requirements for PCI Express SerDes Clocks
Clocking Dependencies
Physical Layer Specifications
Differential Transmitter (TX) Output
MPC8536E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 3
Unit Interval
Differential
Peak-to-Peak
Output Voltage
Table 70. SD1_REF_CLK and SD1_REF_CLK AC Requirements
Parameter
Section 2.20.2, “SerDes Reference Clocks.”
Table 71. Differential Transmitter (TX) Output Specifications
Parameter Description
399.88
Min
0.8
Nom
400
400.12
Max
1.2
Units
ps
V
Each UI is 400 ps ± 300 ppm. UI does not account for
Spread Spectrum Clock dictated variations. See Note
1.
V
TX-DIFFp-p
Min
–50
= 2*|V
Typical
10
TX-D+
Comments
– V
Max
100
50
TX-D-
Freescale Semiconductor
| See Note 2.
Units
ps
ps
ns
Notes
1,2,3
1

Related parts for MPC8536DS