OM11048 NXP Semiconductors, OM11048 Datasheet - Page 44

BOARD LPCXPRESSO LPC1343

OM11048

Manufacturer Part Number
OM11048
Description
BOARD LPCXPRESSO LPC1343
Manufacturer
NXP Semiconductors
Series
LPCXpressor
Type
MCUr
Datasheet

Specifications of OM11048

Contents
Board, Software
Processor To Be Evaluated
LPC1343
Processor Series
LPC13xx
Interface Type
USB, I2C, UART
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Operating Supply Voltage
3.3 V
Tool Type
Demonstration Board
Core Architecture
ARM
Cpu Core
ARM Cortex M3
Data Bus Width
32 bit
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With/related Products
LPC1343
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
568-4947

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
OM11048
Manufacturer:
NXP
Quantity:
9
Part Number:
OM11048
Manufacturer:
JRC
Quantity:
200
Part Number:
OM11048
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
OM11048Ј¬598
Manufacturer:
PH3
Quantity:
48
NXP Semiconductors
Table 15.
T
[1]
Table 16.
T
[1]
[2]
[3]
[4]
[5]
[6]
[7]
LPC1311_13_42_43
Product data sheet
Symbol
f
t
t
t
t
t
Symbol
t
t
SCL
f
LOW
HIGH
HD;DAT
SU;DAT
r
f
amb
amb
Applies to standard port pins and RESET pin.
See the I
Parameters are valid over operating temperature range unless otherwise specified.
t
A device must internally provide a hold time of at least 300 ns for the SDA signal (with respect to the V
bridge the undefined region of the falling edge of SCL.
C
The maximum t
250 ns. This allows series protection resistors to be connected in between the SDA and the SCL pins and the SDA/SCL bus lines
without exceeding the maximum specified t
In Fast-mode Plus, fall time is specified the same for both output stage and bus timing. If series resistors are used, designers should
allow for this when considering bus timing.
HD;DAT
= −40 °C to +85 °C; 3.0 V ≤ V
= −40 °C to +85 °C.
b
= total capacitance of one bus line in pF.
is the data hold time that is measured from the falling edge of SCL; applies to data in transmission and the acknowledge.
Dynamic characteristics: I/O pins
Dynamic characteristic: I
2
C-bus specification UM10204 for details.
10.4 I/O pins
10.5 I
Parameter
SCL clock
frequency
fall time
LOW period of the
SCL clock
HIGH period of the
SCL clock
data hold time
data set-up time
f
Parameter
rise time
fall time
for the SDA and SCL bus lines is specified at 300 ns. The maximum fall time for the SDA output stage t
[2]
2
C-bus
DD
[4][5][6][7]
[3][4][8]
[9][10]
≤ 3.6 V.
2
Conditions
pin configured as output
pin configured as output
C-bus pins
All information provided in this document is subject to legal disclaimers.
f
.
[1]
Conditions
Standard-mode
Fast-mode
Fast-mode Plus
of both SDA and SCL
signals
Standard-mode
Fast-mode
Fast-mode Plus
Standard-mode
Fast-mode
Fast-mode Plus
Standard-mode
Fast-mode
Fast-mode Plus
Standard-mode
Fast-mode
Fast-mode Plus
Rev. 3 — 10 August 2010
[1]
Standard-mode
Fast-mode
Fast-mode Plus
Min
3.0
2.5
Min
0
0
0
-
20 + 0.1 × C
-
4.7
1.3
0.5
4.0
0.6
0.26
0
0
0
250
100
50
32-bit ARM Cortex-M3 microcontroller
LPC1311/13/42/43
b
Typ
-
-
IH
(min) of the SCL signal) to
Max
100
400
1
300
300
120
-
-
-
-
-
-
-
-
-
-
-
-
© NXP B.V. 2010. All rights reserved.
Max
5.0
5.0
f
is specified at
Unit
kHz
kHz
MHz
ns
ns
ns
μs
μs
μs
μs
μs
μs
μs
μs
μs
ns
ns
ns
ns
44 of 62
Unit
ns

Related parts for OM11048