ATSAM3U-EK Atmel, ATSAM3U-EK Datasheet - Page 877

KIT EVAL FOR AT91SAM3U CORTEX

ATSAM3U-EK

Manufacturer Part Number
ATSAM3U-EK
Description
KIT EVAL FOR AT91SAM3U CORTEX
Manufacturer
Atmel
Type
MCUr
Datasheets

Specifications of ATSAM3U-EK

Contents
Board
Processor To Be Evaluated
SAM3U
Data Bus Width
32 bit
Interface Type
RS-232, USB
Operating Supply Voltage
3 V
Silicon Manufacturer
Atmel
Core Architecture
ARM
Core Sub-architecture
Cortex - M3
Silicon Core Number
SAM3U4E
Silicon Family Name
SAM3U
Kit Contents
Board CD Docs
Rohs Compliant
Yes
For Use With/related Products
AT91SAM3U
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATSAM3U-EK
Manufacturer:
Atmel
Quantity:
10
Table 38-5.
6430D–ATARM–25-Mar-11
6430D–ATARM–25-Mar-11
Period Value
(
Dead-Time Values
(
Duty-Cycle Values
(
Update Period Value
(
PWM_CPRDUPDx)
PWM_DTUPDx)
PWM_CDTYUPDx)
PWM_SCUPUPD)
Summary of the Update of Registers of Synchronous Channels
PWM period as soon as the bit
Update is triggered at the next
• Method 3 (UPDM = 2): same as Method 2 apart from the fact that the duty-cycle values of
Update Period Register”
and automatic trigger of the update” on page
ALL synchronous channels are written by the Peripheral DMA Controller (PDC) (see
3: Automatic write of duty-cycle values and automatic trigger of the update” on page
The user can choose to synchronize the PDC transfer request with a comparison match (see
Section 38.6.3 ”PWM Comparison
register.
UPDULOCK is set to 1
Write by the CPU
Not applicable
Not applicable
UPDM=0
(PWM_SCUP) (see
the bit UPDULOCK is set to 1
the bit UPDULOCK is set to 1
next PWM period as soon as
next PWM period as soon as
Update is triggered at the
Update is triggered at the
Units”), by the fields PTRM and PTRCS in the PWM_SCM
Write by the CPU
Write by the CPU
Write by the CPU
UPDM=1
PWM period as soon as the update period
PWM period as soon as the update period
counter has reached the value UPR
counter has reached the value UPR
“Method 2: Manual write of duty-cycle values
879).
Update is triggered at the next
Update is triggered at the next
Write by the CPU
SAM3U Series
SAM3U Series
Write by the PDC
UPDM=2
“Method
881).
877
877

Related parts for ATSAM3U-EK