EVAL-AD7612CB Analog Devices Inc, EVAL-AD7612CB Datasheet - Page 24

no-image

EVAL-AD7612CB

Manufacturer Part Number
EVAL-AD7612CB
Description
BOARD EVALUATION AD7612
Manufacturer
Analog Devices Inc
Series
PulSAR®r
Datasheets

Specifications of EVAL-AD7612CB

Number Of Adc's
1
Number Of Bits
16
Sampling Rate (per Second)
750k
Data Interface
Serial, Parallel
Inputs Per Adc
1 Single Ended
Input Range
±5 V, ±10 V
Power (typ) @ Conditions
205mW @ 750kSPS
Voltage Supply Source
Analog and Digital
Operating Temperature
-40°C ~ 85°C
Utilized Ic / Part
AD7612
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
AD7612
INTERFACES
DIGITAL INTERFACE
The AD7612 has a versatile digital interface that can be set up
as either a serial or a parallel interface with the host system. The
serial interface is multiplexed on the parallel data bus. The AD7612
digital interface also accommodates 2.5 V, 3.3 V, or 5 V logic. In
most applications, the OVDD supply pin is connected to the host
system interface 2.5 V to 5.25 V digital supply. Finally, by using
the OB/ 2C input pin, both twos complement or straight binary
coding can be used.
Two signals, CS and RD , control the interface. When at least one of
these signals is high, the interface outputs are in high impedance.
Usually, CS allows the selection of each AD7612 in multi-circuit
applications and is held low in a single AD7612 design. RD is gen-
erally used to enable the conversion result on the data bus.
RESET
The RESET input is used to reset the AD7612. A rising edge on
RESET aborts the current conversion (if any) and tristates the
data bus. The falling edge of RESET resets the AD7612 and clears
the data bus and configuration register. See Figure 34 for the
RESET timing details.
PARALLEL INTERFACE
The AD7612 is configured to use the parallel interface when
SER/ PAR is held low.
Master Parallel Interface
Data can be continuously read by tying CS and RD low, thus
requiring minimal microprocessor connections. However, in
this mode, the data bus is always driven and cannot be used in
shared bus applications (unless the device is held in RESET).
Figure 35 details the timing for this mode.
RESET
CNVST
BUSY
DATA
BUS
Figure 34. RESET Timing
t
9
t
8
Rev. 0 | Page 24 of 32
CS = RD = 0
Slave Parallel Interface
In slave parallel reading mode, the data can be read either after
each conversion, which is during the next acquisition phase, or
during the following conversion, as shown in Figure 36 and
Figure 37, respectively. When the data is read during the conver-
sion, it is recommended that it is read only during the first half
of the conversion phase. This avoids any potential feedthrough
between voltage transients on the digital interface and the most
critical analog conversion circuitry.
CNVST
CNVST,
BUSY
BUSY
DATA
DATA
BUSY
DATA
Figure 37. Slave Parallel Data Timing for Reading (Read During Convert)
BUS
BUS
BUS
Figure 35. Master Parallel Data Timing for Reading (Continuous Read)
Figure 36. Slave Parallel Data Timing for Reading (Read After Convert)
CS
RD
RD
CS = 0
t
t
t
3
12
3
t
12
PREVIOUS CONVERSION DATA
CONVERSION
PREVIOUS
t
CONVERSION
1
t
1
CURRENT
t
13
t
13
t
10
t
4
t
4
t
11
NEW DATA

Related parts for EVAL-AD7612CB