AD9911/PCBZ Analog Devices Inc, AD9911/PCBZ Datasheet - Page 4

no-image

AD9911/PCBZ

Manufacturer Part Number
AD9911/PCBZ
Description
BOARD EVAL FOR AD9911
Manufacturer
Analog Devices Inc
Series
AgileRF™r
Datasheet

Specifications of AD9911/PCBZ

Main Purpose
Timing, Direct Digital Synthesis (DDS)
Utilized Ic / Part
AD9911
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Secondary Attributes
-
Embedded
-
Primary Attributes
-
Lead Free Status / RoHS Status
Supplier Unconfirmed, Lead free / RoHS Compliant
AD9911
SPECIFICATIONS
AVDD and DVDD = 1.8 V ± 5%; DVDD_I/O = 3.3 V ± 5%; R
multiplier bypassed), unless otherwise noted.
Table 1.
Parameter
REF CLOCK INPUT CHARACTERISTICS
DAC OUTPUT CHARACTERISTICS
WIDEBAND SFDR
WIDEBAND SFDR Improvement
Full-Scale Output Current
Gain Error
Output Current Offset
Differential Nonlinearity
Integral Nonlinearity
Output Capacitance
Voltage Compliance Range
1 MHz to 20 MHz Analog Output
20 MHz to 60 MHz Analog Output
60 MHz to 100 MHz Analog Output
100 MHz to 150 MHz Analog Output
150 t MHz to 200 MHz Analog Output
60 MHz to 100 MHz Analog Output
100 MHz to 150 MHz Analog Output
150 MHz to 200 MHz Analog Output
Frequency Range
Input Power Sensitivity
Input Voltage Bias Level
Input Capacitance
Input Impedance
Duty Cycle with REF_CLK Multiplier Bypassed
Duty Cycle with REF_CLK Multiplier Enabled
CLK Mode Select (Pin 24) Logic 1 V
CLK Mode Select (Pin 24) Logic 0 V
Spur Reduction Enabled
REF_CLK Multiplier Enabled
Internal VCO Output Frequency Range
Internal VCO Output Frequency Range
Crystal REF_CLK Source Range
REF_CLK Multiplier Bypassed
VCO Gain Bit Set
VCO Gain Bit Cleared
1
Min
1
10
255
100
20
−5
45
35
1.25
−10
AVDD –
0.50
Rev. 0 | Page 4 of 44
10
Typ
1.15
2
1500
1
±0.5
±1.0
3
−65
−62
−59
−56
−53
8
15
12
SET
= 1.91 kΩ; external reference clock frequency = 500 MSPS (REF_CLK
Max
500
125
500
160
30
+3
55
65
1.8
0.5
+10
25
AVDD +
0.50
Unit
mA
MHz
MHz
MHz
MHz
MHz
dBm
V
pF
Ω
%
%
V
V
%FS
μA
LSB
LSB
pF
V
dBc
dBc
dBc
dBc
dBc
dBc
dBc
dBc
Test Conditions/Comments
Measured at the pin (single-ended)
1.8 V digital input logic
1.8 V digital input logic
Must be referenced to AVDD
10 mA is set by R
The frequency range for wideband SFDR is
defined as dc to Nyquist
Programs devices on an individual basis to
enable spur reduction. See the
SpurKiller/Multitone Mode section.
SET
= 1.91 kΩ

Related parts for AD9911/PCBZ