HYS64T128021HDL-3S-B Qimonda, HYS64T128021HDL-3S-B Datasheet - Page 26

MODULE DDR2 1GB 200-SODIMM

HYS64T128021HDL-3S-B

Manufacturer Part Number
HYS64T128021HDL-3S-B
Description
MODULE DDR2 1GB 200-SODIMM
Manufacturer
Qimonda
Datasheet

Specifications of HYS64T128021HDL-3S-B

Memory Type
DDR2 SDRAM
Memory Size
1GB
Speed
333MHz
Package / Case
200-SODIMM
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
675-1026
1)
2)
3) Definitions for
4) For two rank modules: All active current measurements in the same
5) For details and notes see the relevant Qimonda component data sheet.
6)
Rev. 1.12, 2007-10
03292006-5LTN-QML0
Parameter
Distributed Refresh Current
t
commands, Other control and address inputs are SWITCHING, Data bus inputs are SWITCHING.
Self-Refresh Current
CKE ≤ 0.2 V; external clock off, CK and CK at 0 V; Other control and address inputs are FLOATING, Data
bus inputs are FLOATING.
All Bank Interleave Read Current
All banks are being interleaved at minimum
and address bus inputs are STABLE during DESELECTS.
Parameter
LOW
STABLE
FLOATING
SWITCHING
CK
V
I
Mode.
I
buffers can be disabled using an EMRS(1) (Extended Mode Register Command) by setting A12 bit to HIGH.
=
DD
DD1
DDQ
t
CK.MIN.
specifications are tested after the device is properly initialized and
,
I
= 1.8 V ± 0.1 V;
DD4R
, Refresh command every
and
I
I
DD
Description
V
Inputs are stable at a HIGH or LOW level
Inputs are
Inputs are changing between HIGH and LOW every other clock (once per 2 cycles) for address and control
signals, and inputs changing between HIGH and LOW every other data transfer (once per cycle) for DQ
signals not including mask or strobes.
DD7
IN
see
current measurements are defined with the outputs disabled (
V
V
Table 19
DD
IL(ac).MAX
= 1.8 V ± 0.1 V
V
I
DD6
REF
, HIGH is defined as
current values are guaranteed up to
=
V
DDQ
t
RFC
/2
=
t
RC
t
REFI
without violating
interval, CKE is LOW and CS is HIGH between valid
V
IN
V
I
IH(ac).MIN
out
26
= 0 mA.
I
t
DD
RRD
I
DD
current mode. The other rank is in
HYS64T[32/64/128]xxxHDL-[25F/2.5/3/3S/3.7/5]-B
T
parameter are specified with ODT disabled.
using a burst length of 4. Control
CASE
I
of 85 °C max.
OUT
= 0 mA). To achieve this on module level the output
SO-DIMM DDR2 SDRAM Module
I
DD2P
Precharge Power-Down
Definitions for
Internet Data Sheet
Symbol Note
I
I
I
DD5D
DD6
DD7
TABLE 19
3)4)5)
6)
1)2)
I
DD

Related parts for HYS64T128021HDL-3S-B