HYS64T128021HDL-3S-B Qimonda, HYS64T128021HDL-3S-B Datasheet - Page 23

MODULE DDR2 1GB 200-SODIMM

HYS64T128021HDL-3S-B

Manufacturer Part Number
HYS64T128021HDL-3S-B
Description
MODULE DDR2 1GB 200-SODIMM
Manufacturer
Qimonda
Datasheet

Specifications of HYS64T128021HDL-3S-B

Memory Type
DDR2 SDRAM
Memory Size
1GB
Speed
333MHz
Package / Case
200-SODIMM
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
675-1026
1) For details and notes see the relevant Qimonda component data sheet
2)
3) Timing that is not specified is illegal and after such an event, in order to guarantee proper operation, the DRAM must be powered down
4) Timings are guaranteed with CK/CK differential Slew Rate of 2.0 V/ns. For DQS signals timings are guaranteed with a differential Slew
5) The CK / CK input reference level (for timing reference to CK / CK) is the point at which CK and CK cross. The DQS / DQS, RDQS / RDQS,
6) Inputs are not recognized as valid until
7) The output timing reference voltage level is
8) For each of the terms, if not already an integer, round to the next highest integer.
9) The clock frequency is allowed to change during self-refresh mode or precharge power-down mode.
10) For timing definition, refer to the Component data sheet.
11) Consists of data pin skew and output pattern effects, and p-channel to n-channel variation of the output drivers as well as output Slew Rate
12) MIN (
13) The
14) The Auto-Refresh command interval has be reduced to 3.9 µs when operating the DDR2 DRAM in a temperature range between 85 °C
15) 0 °C≤
16) 85 °C <
17) A maximum of eight Auto-Refresh commands can be posted to any given DDR2 SDRAM device
18) The
19) The maximum limit for the
20) Minimum
21) User can choose two different active power-down modes for additional power saving via MRS address bit A12. In “standard active power-
22) WR must be programmed to fulfill the minimum requirement for the
Rev. 1.12, 2007-10
03292006-5LTN-QML0
Parameter
Exit Self-Refresh to Read command
Write recovery time for write with
Auto-Precharge
V
and then restarted through the specified initialization sequence before normal operation can continue.
Rate of 2.0 V/ns in differential strobe mode and a Slew Rate of 1 V/ns in single ended mode.
input reference level is the crosspoint when in differential strobe mode. component
the WR parameter stored in the MR.
mis-match between DQS / DQS and associated DQ in any given cycle.
be greater than the minimum specification limits for
(
parameters are verified by design and characterization, but not subject to production test.
and 95 °C.
performance (bus turnaround) degrades accordingly.
down mode” (MR, A12 = “0”) a fast power-down exit timing
power-down exit timing
up to the next integer value.
refers to the application clock period. WR refers to the WR parameter stored in the MRS.
t
HZ,
DDQ
t
t
t
HZ
RPST
RRD
t
= 1.8 V ± 0.1V;
CL
T
,
CASE
T
,
t
RPST
timing parameter depends on the page size of the DRAM organization.
), or begins driving (
t
CASE
t
CH
WTR
) refers to the smaller of the actual clock low time and the actual clock high time as provided to the device (i.e. this value can
≤ 85 °C.
and
≤ 95 °C.
is two clocks when operating the DDR2-SDRAM at frequencies ≤ 200 ΜΗz.
t
LZ
,
V
t
RPRE
DD
t
XARDS
= 1.8 V ± 0.1 V.
t
parameters are referenced to a specific voltage level, which specify when the device output is no longer driving
WPST
t
t
DAL
LZ,
has to be satisfied.
parameter is not a device limit. The device operates with a greater value for this parameter, but system
t
= WR + (
RPRE
).
Symbol
t
WR
V
t
XSRD
HZ
REF
t
RP
and
V
stabilizes. During the period before
/
TT
t
CK
. component datasheet
t
LZ
). For each of the terms, if not already an integer, round to the next highest integer.
transitions occur in the same access time windows as valid data transitions.These
t
CL
DDR2–533
200
t
Min.
WR
and
/
t
CK
t
t
XARD
CH
).
23
can be used. In “low active power-down mode” (MR, A12 =”1”) a slow
t
WR
Max.
timing parameter, where
HYS64T[32/64/128]xxxHDL-[25F/2.5/3/3S/3.7/5]-B
V
t
REF
CK
DDR2–400
200
t
Min.
WR
refers to the application clock period. WR refers to
stabilizes, CKE = 0.2 x
/
t
CK
SO-DIMM DDR2 SDRAM Module
WR
MIN
Max.
[cycles] =
V
DDQ
Internet Data Sheet
t
WR
is recognized as low.
Unit
t
t
(ns)/
CK
CK
t
CK
(ns) rounded
Notes
4)5)6)7)
22)
t
2)3)
CK

Related parts for HYS64T128021HDL-3S-B