IDT89HPES32T8ZHBXG IDT, Integrated Device Technology Inc, IDT89HPES32T8ZHBXG Datasheet - Page 15

no-image

IDT89HPES32T8ZHBXG

Manufacturer Part Number
IDT89HPES32T8ZHBXG
Description
IC PCI SW 32LANE 8PORT 500-SBGA
Manufacturer
IDT, Integrated Device Technology Inc
Datasheet

Specifications of IDT89HPES32T8ZHBXG

Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
89HPES32T8ZHBXG

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
IDT89HPES32T8ZHBXG
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
IDT 89PES32T8 Data Sheet
1.
Minimum, Typical, and Maximum values meet the requirements under PCI Specification 1.1
JTAG
JTAG_TCK
JTAG_TMS
JTAG_TDI
JTAG_TDO
JTAG_TRST_N
1.
changes from 0 to 1. Otherwise, a race may occur if JTAG_TRST_N is deasserted (going from low to high) on a rising edge of JTAG_TCK
when JTAG_TMS is low, because the TAP controller might go to either the Run-Test/Idle state or stay in the Test-Logic-Reset state.
2.
The JTAG specification, IEEE 1149.1, recommends that JTAG_TMS should be held at 1 while the signal applied at JTAG_TRST_N
The values for this symbol were determined by calculation, not by testing.
Signal
GPIO (asynchronous input)
1
,
GPIO
GPIO[15:0]
1.
they are asynchronous.
2.
GPIO signals must meet the setup and hold times if they are synchronous or the minimum pulse width if
The values for this symbol were determined by calculation, not by testing.
Signal
1
Thigh_16a,
Symbol
Tpw_16d
Tper_16a
Tlow_16a
Tdz_16c
Thld_16b
Tsu_16b
Tdo_16c
Symbol
2
Tpw_13b
2
Table 12 JTAG AC Timing Characteristics
Table 11 GPIO AC Timing Characteristics
Figure 6 GPIO AC Timing Waveform
JTAG_TCK falling
JTAG_TCK rising
Reference
2
Edge
Reference
none
none
Edge
15 of 37
None
Tpw_13b
Min Max Unit
50
Min
50.0
10.0
25.0
2.4
1.0
Max
25.0
20
20
ns
Reference
See Figure 6.
Diagram
Timing
Unit
ns
ns
ns
ns
ns
ns
ns
Reference
See Figure 7.
Diagram
Timing
March 25, 2008

Related parts for IDT89HPES32T8ZHBXG