IDT71256SA12Y IDT, Integrated Device Technology Inc, IDT71256SA12Y Datasheet - Page 6

no-image

IDT71256SA12Y

Manufacturer Part Number
IDT71256SA12Y
Description
IC SRAM 256KBIT 12NS 28SOJ
Manufacturer
IDT, Integrated Device Technology Inc
Datasheet

Specifications of IDT71256SA12Y

Format - Memory
RAM
Memory Type
SRAM
Memory Size
256K (32K x 8)
Speed
12ns
Interface
Parallel
Voltage - Supply
4.5 V ~ 5.5 V
Operating Temperature
0°C ~ 70°C
Package / Case
28-SOJ
Density
256Kb
Access Time (max)
12ns
Sync/async
Asynchronous
Architecture
Not Required
Clock Freq (max)
Not RequiredMHz
Operating Supply Voltage (typ)
5V
Address Bus
15b
Package Type
SOJ
Operating Temp Range
0C to 70C
Number Of Ports
1
Supply Current
160mA
Operating Supply Voltage (min)
4.5V
Operating Supply Voltage (max)
5.5V
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
28
Word Size
8b
Number Of Words
32K
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
71256SA12Y

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
IDT71256SA12Y
Manufacturer:
IDT
Quantity:
221
Part Number:
IDT71256SA12Y
Manufacturer:
IDT
Quantity:
200
Part Number:
IDT71256SA12Y
Manufacturer:
IDT
Quantity:
1 000
Part Number:
IDT71256SA12Y
Manufacturer:
IDT
Quantity:
20 000
Part Number:
IDT71256SA12YG
Manufacturer:
SPT
Quantity:
155
Part Number:
IDT71256SA12YG
Manufacturer:
IDT
Quantity:
20 000
Part Number:
IDT71256SA12YI
Manufacturer:
IDT
Quantity:
200
Timing Waveform of Write Cycle No. 1 (WE Controlled Timing)
Timing Waveform of Write Cycle No. 2 (CS Controlled Timing)
NOTES:
1. A write occurs during the overlap of a LOW CS and a LOW WE.
2. OE is continuously HIGH. If during a WE controlled write cycle OE is LOW, t
3. During this period, I/O pins are in the output state, and input signals must not be applied.
4. If the CS LOW transition occurs simultaneously with or after the WE LOW transition, the outputs remain in a high-impedance state.
5. Transition is measured ±200mV from steady state.
IDT71256SA
CMOS Static RAM 256K (32K x 8-Bit)
to be placed on the bus for the required t
short as the specified t
ADDRESS
ADDRESS
DATA
DATA
DATA
OUT
WE
WE
CS
CS
IN
IN
WP
.
t
t
AS
(3)
AS
DW
. If OE is HIGH during a WE controlled write cycle, this requirement does not apply and the minimum write pulse is as
t
WHZ
(5)
t
t
AW
AW
t
t
WP
t
t
WC
CW
WC
WP
HIGH IMPEDANCE
(2)
must be greater than or equal to t
6
t
DW
DATA
t
DW
DATA
IN
VALID
Commercial and Industrial Temperature Ranges
IN
VALID
t
DH
t
WR
t
t
OW
WR
WHZ
(5)
t
DH
+ t
DW
to allow the I/O drivers to turn off and data
(3)
t
CHZ
(1,4)
(1,2,4)
(5)
2948 drw 08
2948 drw 07
,
,

Related parts for IDT71256SA12Y