M95640-WMN6P STMicroelectronics, M95640-WMN6P Datasheet - Page 14

IC EEPROM 64KBIT 10MHZ 8SOIC

M95640-WMN6P

Manufacturer Part Number
M95640-WMN6P
Description
IC EEPROM 64KBIT 10MHZ 8SOIC
Manufacturer
STMicroelectronics
Datasheets

Specifications of M95640-WMN6P

Format - Memory
EEPROMs - Serial
Memory Type
EEPROM
Memory Size
64K (8K x 8)
Speed
10MHz
Interface
SPI, 3-Wire Serial
Voltage - Supply
2.5 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Package / Case
8-SOIC (3.9mm Width)
Organization
8 K x 8
Interface Type
SPI
Maximum Clock Frequency
10 MHz
Access Time
40 ns
Supply Voltage (max)
5.5 V
Supply Voltage (min)
2.5 V
Maximum Operating Current
4 mA
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
Operating Supply Voltage
3.3 V, 5 V
Memory Configuration
8192 X 8
Clock Frequency
10MHz
Supply Voltage Range
2.5V To 5.5V
Memory Case Style
SOIC
No. Of Pins
8
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
497-8615-5
M95640-WMN6P

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M95640-WMN6P
Manufacturer:
STMicroelectronics
Quantity:
1 855
Part Number:
M95640-WMN6P
Manufacturer:
STM
Quantity:
5 786
Part Number:
M95640-WMN6P
Manufacturer:
ST
Quantity:
20 000
Part Number:
M95640-WMN6P/Q
Manufacturer:
ST
0
Operating features
4.3
4.4
14/44
Status Register
Figure 6
Status Register contains a number of status and control bits that can be read or set (as
appropriate) by specific instructions. See
detailed description of the Status Register bits.
Data protection and protocol control
Non-volatile memory devices can be used in environments that are particularly noisy, and
within applications that could experience problems if memory bytes are corrupted.
Consequently, the device features the following data protection mechanisms:
For any instruction to be accepted, and executed, Chip Select (S) must be driven high after
the rising edge of Serial Clock (C) for the last bit of the instruction, and before the next rising
edge of Serial Clock (C).
Two points need to be noted in the previous sentence:
Table 2.
Status Register bits
BP1
Write and Write Status Register instructions are checked that they consist of a number
of clock pulses that is a multiple of eight, before they are accepted for execution.
All instructions that modify data must be preceded by a Write Enable (WREN)
instruction to set the Write Enable Latch (WEL) bit. This bit is returned to its reset state
by the following events:
The Block Protect (BP1, BP0) bits in the Status Register allow part of the memory to be
configured as read-only.
The Write Protect (W) signal is used to protect the Block Protect (BP1, BP0) bits of the
Status Register.
The ‘last bit of the instruction’ can be the eighth bit of the instruction code, or the eighth
bit of a data byte, depending on the instruction (except for Read Status Register
(RDSR) and Read (READ) instructions).
The ‘next rising edge of Serial Clock (C)’ might (or might not) be the next bus
transaction for some other device on the SPI bus.
0
0
1
1
shows the position of the Status Register in the control logic of the device. The
Power-up
Write Disable (WRDI) instruction completion
Write Status Register (WRSR) instruction completion
Write (WRITE) instruction completion
Write-protected block size
BP0
0
1
0
1
Protected block
Whole memory
Upper quarter
Doc ID 5711 Rev 12
Upper half
none
Section 6.3: Read Status Register (RDSR)
Array addresses protected
M95320, M95320-W, M95320-R
32 Kbit devices
0C00h - 0FFFh
0800h - 0FFFh
0000h - 0FFFh
none
for a

Related parts for M95640-WMN6P