CY7C1383C-100AC Cypress Semiconductor Corp, CY7C1383C-100AC Datasheet - Page 14

no-image

CY7C1383C-100AC

Manufacturer Part Number
CY7C1383C-100AC
Description
IC SRAM 18MBIT 100MHZ 100LQFP
Manufacturer
Cypress Semiconductor Corp
Datasheet

Specifications of CY7C1383C-100AC

Format - Memory
RAM
Memory Type
SRAM - Synchronous
Memory Size
18M (1M x 18)
Speed
100MHz
Interface
Parallel
Voltage - Supply
3.135 V ~ 3.6 V
Operating Temperature
0°C ~ 70°C
Package / Case
100-LQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
428-1494-5

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY7C1383C-100AC
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Part Number:
CY7C1383C-100AC
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Document #: 38-05238 Rev. *B
Sleep Mode
The ZZ input pin is an asynchronous input. Asserting ZZ
places the SRAM in a power conservation “sleep” mode. Two
clock cycles are required to enter into or exit from this “sleep”
mode. While in this mode, data integrity is guaranteed.
Accesses pending when entering the “sleep” mode are not
considered valid nor is the completion of the operation
guaranteed. The device must be deselected prior to entering
the “sleep” mode. CE
remain inactive for the duration of t
returns LOW.
ZZ Mode Electrical Characteristics
Truth Table
I
t
t
t
t
Deselected Cycle,
Power-down
Deselected Cycle,
Power-down
Deselected Cycle,
Power-down
Deselected Cycle,
Power-down
Deselected Cycle,
Power-down
Snooze Mode, Pow-
er-down
Read Cycle, Begin Burst
Read Cycle, Begin Burst
Write Cycle, Begin Burst
Read Cycle, Begin Burst
Read Cycle, Begin Burst
Read Cycle, Continue Burst
Read Cycle, Continue Burst
Notes:
9
DDZZ
ZZS
ZZREC
ZZI
RZZI
3. X=”Don't Care.” H = Logic HIGH, L = Logic LOW.
4. WRITE = L when any one or more Byte Write enable signals and BWE = L or GW= L. WRITE = H when all Byte write enable signals , BWE, GW = H..
5. The DQ pins are controlled by the current cycle and the OE signal. OE is asynchronous and is not sampled with the clock.
6. The SRAM always initiates a read cycle when ADSP is asserted, regardless of the state of GW, BWE, or BW
7. OE is asynchronous and is not sampled with the clock rise. It is masked internally during write cycles. During a read cycle all data bits are Tri-State when OE
Parameter
after the ADSP or with the assertion of ADSC . As a result, OE must be driven HIGH prior to the start of the write cycle to allow the outputs to tri-state. OE is a
don't care for the remainder of the write cycle.
is inactive or when the device is deselected, and all data bits behave as output when OE is active (LOW).
Cycle Description
[ 3, 4, 5, 6, 7]
Snooze mode standby current
Device operation to ZZ
ZZ recovery time
ZZ active to snooze current
ZZ Inactive to exit snooze current
1
, CE
2
, CE
ADDRESS
External
External
External
External
External
Used
None
None
None
None
None
None
Next
Next
3
[2]
Description
, ADSP, and ADSC must
ZZREC
CE
after the ZZ input
H
X
X
X
X
L
L
L
L
L
L
L
L
1
CE
X
X
X
X
H
H
H
H
H
X
X
L
L
2
CE
H
X
X
X
X
X
L
L
L
L
L
X
X
3
ZZ
H
L
L
L
L
L
L
L
L
L
L
L
L
ZZ > V
ZZ > V
ZZ < 0.2V
This parameter is sampled
This parameter is sampled
.
ADSP
Test Conditions
DD
DD
X
H
H
X
H
H
H
H
H
L
L
L
L
– 0.2V
– 0.2V
ADSC
H
H
X
X
X
X
X
L
L
L
L
L
L
ADV WRITE
X
X
X
X
X
X
X
X
X
X
X
L
L
X
. Writes may occur only on subsequent clocks
2t
X
X
H
H
H
H
X
X
X
X
X
X
L
Min.
CYC
0
OE
H
H
H
X
X
X
X
X
X
X
L
L
L
CY7C1381C
CY7C1383C
2t
2t
Max.
60
CYC
CYC
CLK
L-H Tri-State
L-H Tri-State
L-H Tri-State
L-H Tri-State
L-H Tri-State
L-H Q
L-H Tri-State
L-H D
L-H Q
L-H Tri-State
L-H Q
L-H Tri-State
X
Page 14 of 36
Tri-State
Unit
DQ
mA
ns
ns
ns
ns

Related parts for CY7C1383C-100AC