IDT70V3379S5BFI IDT, Integrated Device Technology Inc, IDT70V3379S5BFI Datasheet - Page 12

no-image

IDT70V3379S5BFI

Manufacturer Part Number
IDT70V3379S5BFI
Description
IC SRAM 576KBIT 5NS 208FBGA
Manufacturer
IDT, Integrated Device Technology Inc
Datasheet

Specifications of IDT70V3379S5BFI

Format - Memory
RAM
Memory Type
SRAM - Dual Port, Synchronous
Memory Size
576K (32K x 18)
Speed
5ns
Interface
Parallel
Voltage - Supply
3.15 V ~ 3.45 V
Operating Temperature
-40°C ~ 85°C
Package / Case
208-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
70V3379S5BFI

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
IDT70V3379S5BFI
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
IDT70V3379S5BFI8
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Timing Waveform of Left Port Write to Pipelined Right Port Read
NOTES:
1. CE
2. OE = V
3. If t
Timing Waveform of Pipelined Read-to-Write-to-Read (OE = V
NOTES:
1. Output state (High, Low, or High-impedance) is determined by the previous cycle control signals.
2. CE
3. Addresses do not have to be accessed sequentially since ADS = V
4. "NOP" is "No Operation." Data in memory at the selected address may be corrupted and should be re-written to guarantee data integrity.
IDT70V3379S
High-Speed 3.3v 32K x 18 Dual-Port Synchronous Pipelined Static RAM
be t
port will be t
are for reference use only.
ADDRESS
ADDRESS
DATA
0
CO
0
, UB, LB, and ADS = V
, UB, LB, and ADS = V
CO
DATA
< minimum specified, then data from right port read is not valid until following right port clock cycle (ie, time from write to valid read on opposite port will
ADDRESS
CLK
R/W
+ 2 t
CLK
R/W
IL
DATA
OUTR
DATA
for the Right Port, which is being read from. OE = V
INL
UB, LB
R
R
R
L
L
L
CYC2
CO
CLK
R/
CE
CE
OUT
+ t
W
IN
0
1
+ t
(3)
CYC
CD2
+ t
). If t
CD2
t
MATCH
t
t
t
t
SW
SD
VALID
t
t
SA
SB
IL
SW
IL
SC
SA
CO
).
; CE
; CE
An
t
MATCH
t
SW
SA
> minimum, then data from right port read is available on first right port clock cycle (ie, time from write to valid read on opposite
t
t
t
t
t
t
t
HA
HD
HW
HC
HW
1
1
HB
HA
, CNTEN, and CNTRST = V
t
, CNTEN, and CNTRST = V
CH2
(1)
t
t
HW
HA
t
CYC2
t
CO
READ
t
(3)
CL2
An +1
t
CD2
IH
IH
IH
. "NOP" is "No Operation".
.
Qn
for the Left Port, which is being written to.
t
SW
An + 2
IL
MATCH
NO
constantly loads the address on the rising edge of the CLK; numbers
t
HW
6.42
NOP
12
t
CKHZ
(4)
t
SD
Dn + 2
An + 2
t
CD2
t
HD
WRITE
Industrial and Commercial Temperature Ranges
An + 3
VALID
MATCH
NO
t
CKLZ
READ
t
DC
An + 4
t
CD2
IL
Qn + 3
4833 drw 09
)
(2)
4833 drw 08
(1,2)

Related parts for IDT70V3379S5BFI