M95640-RDW6TP STMicroelectronics, M95640-RDW6TP Datasheet - Page 10

EEPROM 64KBIT SER SPI 8-TSSOP

M95640-RDW6TP

Manufacturer Part Number
M95640-RDW6TP
Description
EEPROM 64KBIT SER SPI 8-TSSOP
Manufacturer
STMicroelectronics
Datasheet

Specifications of M95640-RDW6TP

Format - Memory
EEPROMs - Serial
Memory Type
EEPROM
Memory Size
64K (8K x 8)
Speed
10MHz
Interface
SPI, 3-Wire Serial
Voltage - Supply
1.8 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Package / Case
8-TSSOP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M95640-RDW6TP
Manufacturer:
ST
0
Part Number:
M95640-RDW6TP
Manufacturer:
ST
Quantity:
20 000
Connecting to the SPI bus
3
10/48
Connecting to the SPI bus
These devices are fully compatible with the SPI protocol.
All instructions, addresses and input data bytes are shifted in to the device, most significant
bit first. The Serial Data input (D) is sampled on the first rising edge of the Serial Clock (C)
after Chip Select (S) goes low.
All output data bytes are shifted out of the device, most significant bit first. The Serial Data
output (Q) is latched on the first falling edge of the Serial Clock (C) after the instruction (such
as the Read from Memory Array and Read Status Register instructions) have been clocked
into the device.
Figure 3
selected at a time, so only one device drives the Serial Data output (Q) line at a time, all the
others being high impedance.
Figure 3.
1. The Write Protect (W) and Hold (HOLD) signals should be driven, high or low as appropriate.
A pull-up resistor connected on each /S input (represented in
device is not selected if the bus master leaves the /S line in the high impedance state.
In applications where the bus master might enter a state where all inputs/outputs SPI bus
would be in high impedance at the same time (for example, if the bus master is reset during
the transmission of an instruction), the clock line (C) must be connected to an external pull-
down resistor so that, if all inputs/outputs become high impedance, the C line is pulled low
(while the S line is pulled high): this will ensure that S and C do not become high at the
same time, and so, that the t
CS3
SPI interface with
(CPOL, CPHA) =
SPI bus master
(0, 0) or (1, 1)
CS2
shows three devices, connected to an MCU, on a SPI bus. Only one device is
Bus master and memory devices on the SPI bus
CS1
SDO
SDI
SCK
R
R
SHCH
Doc ID 16877 Rev 15
C Q D
S
SPI memory
device
requirement is met. The typical value of R is 100 k .
W
V
CC
HOLD
V
SS
M95640, M95640-W, M95640-R, M95640-DR
R
C Q D
S
SPI memory
device
W
Figure
V
HOLD
CC
V
SS
R
3) ensures that each
C Q D
S
SPI memory
device
W
V
CC
HOLD
AI12836b
V
SS
V
V
CC
SS

Related parts for M95640-RDW6TP