EVAL-SSM2537Z Analog Devices, EVAL-SSM2537Z Datasheet - Page 13

no-image

EVAL-SSM2537Z

Manufacturer Part Number
EVAL-SSM2537Z
Description
Audio IC Development Tools SSM2537 EVALUATION BOARD
Manufacturer
Analog Devices
Type
Class D Audio Amplifiersr
Series
SSM2537r
Datasheet

Specifications of EVAL-SSM2537Z

Rohs
yes
Product
Evaluation Boards
Tool Is For Evaluation Of
SSM2537
Operating Supply Voltage
2.5 V to 5.5 V
Factory Pack Quantity
1
Data Sheet
THEORY OF OPERATION
MASTER CLOCK
The
operate. This clock must be fully synchronous with the incoming
digital audio on the serial interface. Clock frequencies must fall
into one of these ranges: 1.84 MHz to 3.23 MHz or 3.68 MHz to
6.46 MHz.
POWER SUPPLIES
The
PVDD
PVDD supplies power to the full-bridge power stage of the
MOSFET and its associated drive, control, and protection
circuitry. It also supplies power to the digital-to-analog
converter (DAC) and to the Class-D PDM modulator. PVDD
can operate from 2.5 V to 5.5 V and must be present to obtain
audio output. Lowering the supply voltage of PVDD results in
lower maximum output power and, therefore, lower power
consumption.
VDD
VDD provides power to the digital logic circuitry. VDD can
operate from 1.65 V to 1.95 V and must be present to obtain
audio output. Lowering the supply voltage of VDD results in
lower power consumption but does not affect audio performance.
POWER CONTROL
On device power-up, PVDD must first be applied to the device,
which latches in the designated GAIN_FS pin functionality.
The
enabled, the smart power-down feature looks at the incoming
digital audio and, if it receives the PDM stop condition of at
least 129 repeated 0xAC bytes (1024 clock cycles), it places
the
be removed, resulting in a full power-down state. This state
is the lowest power condition possible. When PCLK is turned
on again and a single non-stop condition input is received, the
SSM2537
operation under the default setting as indicated by the
GAIN_FS pin state.
SSM2537
SSM2537
SSM2537
SSM2537
leaves the full power-down state and resumes normal
in standby mode. In standby mode, PCLK can
requires a clock present at the PCLK input pin to
requires two power supplies: PVDD and VDD.
contains a smart power-down feature. When
Rev. 0 | Page 13 of 16
POWER-ON RESET/VOLTAGE SUPERVISOR
The
supervisor circuit. This circuit provides an internal reset to
nominal operating threshold. This simplifies supply sequencing
during initial power-on.
The circuit also monitors the power supplies to the IC. If the
supply voltages fall below the nominal operating threshold, this
circuit stops the output and issues a reset. This is done to ensure
that no damage occurs due to low voltage operation and that no
pops can occur under nearly any power removal condition.
SYSTEM GAIN/INPUT FREQUENCY
The GAIN_FS pin is used to set the internal gain and filtering
configuration for different sample rates of the SSM2537. This
pin can be set to one of four states by connecting the pin either
to PVDD or to PGND with or without a 47 kΩ resistor (see
Table 7). The internal gain and filtering can also be set via PDM
pattern control, allowing these settings to be modified during
operation (see the PDM Pattern Control section).
The
when GAIN_FS is tied to PGND or PVDD via a 47 kΩ resistor
(5 V gain setting), a −6.02 dBFS PDM input signal results in
an amplifier output voltage of 5 V peak. This setting should
produce optimal noise performance when PVDD is 5 V.
When the GAIN_FS pin is tied to PVDD or pulled directly to
PGND, the gain is adjusted so that a −6.02 dBFS PDM input
signal results in an amplifier output voltage of 3.6 V peak. This
setting should produce optimal noise performance when PVDD
is 3.6 V.
The
and 128 × f
in each of these cases. Selection of the sample rate is also set via
the GAIN_FS pin (see Table 7).
Because the 64 × f
lower power consumption, its use is recommended. The 128
× f
performance is limited by the source modulator.
Table 7. GAIN_FS Function Descriptions
Device Setting
f
f
f
f
S
S
S
S
= 128 × PCLK, Gain = 5 V
= 64 × PCLK, Gain = 5 V
= 128 × PCLK, Gain = 3.6 V
= 64 × PCLK, Gain = 3.6 V
S
circuitry when PVDD or VDD is substantially below the
mode should be used only when overall system noise
SSM2537
SSM2537
SSM2537
S
(~6 MHz). Different internal digital filtering is used
can handle input sample rates of 64 × f
includes an internal power-on reset and voltage
has an internal analog gain control such that
S
mode provides better performance with
GAIN_FS Pin Configuration
Pull up to PVDD with a 47 kΩ
resistor
Pull down to PGND with a 47 kΩ
resistor
Pull up to PVDD
Pull down to PGND
SSM2537
S
(~3 MHz)

Related parts for EVAL-SSM2537Z