MAX6708YKA+T Maxim Integrated, MAX6708YKA+T Datasheet - Page 12

no-image

MAX6708YKA+T

Manufacturer Part Number
MAX6708YKA+T
Description
Supervisory Circuits uP Supervisor
Manufacturer
Maxim Integrated
Series
MAX6701, MAX6701A, MAX6702, MAX6702A, MAX6703, MAX6703A, MAX6704, MAX6705, MAX6705A, MAX6706, MAX6706A, MAX6707, MAX6707A, MAX6708r
Datasheet

Specifications of MAX6708YKA+T

Rohs
yes
Number Of Voltages Monitored
1
Monitored Voltage
2.5 V, 3 V, 3.3 V, 5 V
Undervoltage Threshold
2.12 V
Overvoltage Threshold
2.25 V
Output Type
Active High, Active Low, Push-Pull
Manual Reset
Resettable
Watchdog
No Watchdog
Battery Backup Switching
No Backup
Power-up Reset Delay (typ)
300 ms
Supply Voltage - Max
5.5 V
Maximum Operating Temperature
+ 125 C
Mounting Style
SMD/SMT
Package / Case
SOT-23
Chip Enable Signals
No
Maximum Power Dissipation
714 mW
Minimum Operating Temperature
- 40 C
Power Fail Detection
Yes
Supply Current (typ)
6 uA
Supply Voltage - Min
1.2 V
The MAX186/MAX188 may use either an external serial
clock or the internal clock to perform the
successive-approximation conversion. In both clock
modes, the external clock shifts data in and out of the
MAX186/MAX188. The T/H acquires the input signal as
the last three bits of the control byte are clocked into
DIN. Bits PD1 and PD0 of the control byte program the
clock mode. Figures 7 through 10 show the timing
characteristics common to both modes.
In external clock mode, the external clock not only shifts
data in and out, it also drives the analog-to-digital con-
Low-Power, 8-Channel,
Serial 12-Bit ADCs
Figure 6. 24-Bit External Clock Mode Conversion Timing (SPI, QSPI and Microwire Compatible)
Figure 7. Detailed Serial-Interface Timing
12
SSTRB
A/D STATE
DOUT
SCLK
DIN
CS
______________________________________________________________________________________
DOUT
SCLK
DIN
CS
Internal and External Clock Modes
START SEL2 SEL1 SEL0 UNI/
1
t
CSH
IDLE
t
RB1
DV
t
4
CSS
t
BIP
DS
1.5µs (CLK = 2MHz)
t
DH
SCL/
DIFF PD1 PD0
ACQUISITION
t
ACQ
8
External Clock
t
CL
t
MSB B10
B11
CH
B9
12
RB2
version steps. SSTRB pulses high for one clock period
after the last bit of the control byte. Successive-approxi-
mation bit decisions are made and appear at DOUT on
each of the next 12 SCLK falling edges (see Figure 6).
SSTRB and DOUT go into a high-impedance state when
CS goes high; after the next CS falling edge, SSTRB will
output a logic low. Figure 8 shows the SSTRB timing in
external clock mode.
The conversion must complete in some minimum time, or
else droop on the sample-and-hold capacitors may
degrade conversion results. Use internal clock mode if the
clock period exceeds 10µs, or if serial-clock interruptions
could cause the conversion interval to exceed 120µs.
B8
CONVERSION
B7
B6
B5
16
t
DO
B4
B3
B2
t
CSH
B1
20
RB3
LSB
B0
FILLED WITH
ZEROS
t
IDLE
TR
24

Related parts for MAX6708YKA+T