IS61C1024AL-12JI-TR ISSI, IS61C1024AL-12JI-TR Datasheet - Page 7

no-image

IS61C1024AL-12JI-TR

Manufacturer Part Number
IS61C1024AL-12JI-TR
Description
SRAM 1Mb 128Kx8 12ns 5v
Manufacturer
ISSI
Type
Asynchronousr
Datasheet

Specifications of IS61C1024AL-12JI-TR

Product Category
SRAM
Memory Size
1 Mbit
Organization
128 K x 8
Access Time
12 ns
Supply Voltage - Max
5.5 V
Supply Voltage - Min
4.5 V
Maximum Operating Current
40 mA
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Package / Case
SOJ-32
Interface
TTL
Factory Pack Quantity
1000
IS61C1024AL, IS64C1024AL
WRITE CYCLE SWITCHING CHARACTERISTICS
Notes:
1. Test conditions assume signal transition times of 5 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V and
2. The internal write time is defined by the overlap of CE1 LOW, CE2 HIGH and WE LOW. All signals must be in valid states to
3. Tested with OE HIGH.
4. Tested with the load in Figure 2. Transition is measured ±500 mV from steady-state voltage. Not 100% tested.
Integrated Silicon Solution, Inc. — www.issi.com —
Rev. D
05/09/2012
Symbol
t
t
t
t
t
t
t
t
t
t
t
output loading specified in Figure 1.
initiate a Write, but any one can go inactive to terminate the Write. The Data Input Setup and Hold timing are referenced to the
rising or falling edge of the signal that terminates the Write.
wc
sce
sce
aw
ha
sa
Pwe
sD
hD
hzwe
lzwe
1
2
(3)
(4)
(4)
Parameter
Write Cycle Time
CE1 to Write End
CE2 to Write End
Address Setup Time to Write End
Address Hold from Write End
Address Setup Time
WE Pulse Width
Data Setup to Write End
Data Hold from Write End
WE LOW to High-Z Output
WE HIGH to Low-Z Output
1-800-379-4774
Min. Max.
12
10
10
10
10
0
0
7
0
2
(1,2)
-12 ns
(Over Operating Range, Standard and Low Power)
7
Min. Max.
15
12
12
12
12
10
0
0
0
2
-15 ns
7
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
7

Related parts for IS61C1024AL-12JI-TR