IS42S16100E-7TL ISSI, Integrated Silicon Solution Inc, IS42S16100E-7TL Datasheet - Page 29

IC SDRAM 16MBIT 143MHZ 50TSOP

IS42S16100E-7TL

Manufacturer Part Number
IS42S16100E-7TL
Description
IC SDRAM 16MBIT 143MHZ 50TSOP
Manufacturer
ISSI, Integrated Silicon Solution Inc
Type
SDRAMr
Datasheets

Specifications of IS42S16100E-7TL

Format - Memory
RAM
Memory Type
SDRAM
Memory Size
16M (1M x 16)
Speed
143MHz
Interface
Parallel
Voltage - Supply
3 V ~ 3.6 V
Operating Temperature
0°C ~ 70°C
Package / Case
50-TSOPII
Organization
1Mx16
Density
16Mb
Address Bus
12b
Access Time (max)
6/5.5ns
Maximum Clock Rate
143MHz
Operating Supply Voltage (typ)
3.3V
Package Type
TSOP-II
Operating Temp Range
0C to 70C
Operating Supply Voltage (max)
3.6V
Operating Supply Voltage (min)
3V
Supply Current
130mA
Pin Count
50
Mounting
Surface Mount
Operating Temperature Classification
Commercial
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
706-1071
IS42S16100E-7TL

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
IS42S16100E-7TL
Manufacturer:
ISSI
Quantity:
6 545
Part Number:
IS42S16100E-7TL
Quantity:
1 404
Part Number:
IS42S16100E-7TL
Manufacturer:
ISSI
Quantity:
851
Company:
Part Number:
IS42S16100E-7TL
Quantity:
214
Part Number:
IS42S16100E-7TLI
Manufacturer:
ISSI
Quantity:
11 200
Part Number:
IS42S16100E-7TLI
Manufacturer:
ISSI
Quantity:
104
Part Number:
IS42S16100E-7TLI
Manufacturer:
ISSI
Quantity:
20 000
Company:
Part Number:
IS42S16100E-7TLI
Quantity:
10 000
Company:
Part Number:
IS42S16100E-7TLI
Quantity:
323
IS42S16100E, IC42S16100E
CAS latency = 3, burstlength = 4
Interval Between Write and Read Commands
A new read command can be executed while a write cycle
is in progress, i.e., before that cycle completes. Data
corresponding to the new read command is output after
the CAS latency has elapsed from the point the new read
command was executed. The I/On pins must be placed in
the HIGH impedance state at least one cycle before data
is output during this operation.
Integrated Silicon Solution, Inc. — www.issi.com
Rev. C
01/22/08
CAS latency = 2, burstlength = 4
COMMAND
COMMAND
CLK
CLK
DQ
DQ
WRITE (CA=A, BANK 0)
WRITE (CA=A, BANK 0)
D
D
WRITE A0 READ B0
WRITE A0 READ B0
IN
IN
A0
A0
t
t
CCD
CCD
READ (CA=B, BANK 0)
READ (CA=B, BANK 0)
HI-Z
D
OUT
HI-Z
B0
The interval (t
one clock cycle.
The selected bank must be set to the active state before
executing this command.
D
D
OUT
OUT
B1
B0
D
D
OUT
OUT
ccd
B2
B1
) between command must be at least
D
D
OUT
OUT
B2
B3
D
OUT
B3
29

Related parts for IS42S16100E-7TL