7130SA55P IDT, 7130SA55P Datasheet - Page 16

no-image

7130SA55P

Manufacturer Part Number
7130SA55P
Description
SRAM
Manufacturer
IDT
Datasheet

Specifications of 7130SA55P

Part # Aliases
IDT7130SA55P
Timing Waveform of BUSY Arbitration Controlled by CE Timing
Timing Waveform by BUSY Arbitration Controlled
by Address Match Timing
NOTES:
1. All timing is the same for left and right ports. Port “A” may be either left or right port. Port “B” is the opposite from port “A”.
2. If t
AC Electrical Characteristics Over the
Operating Temperature and Supply Voltage Range
NOTES:
1.
2.
ADDR
ADDR
BUSY
'A'
INTERRUPT TIMING
t
t
t
t
AS
WR
INS
INR
IDT7130SA/LA and IDT7140SA/LA
High-Speed 1K x 8 Dual-Port Static SRAM
BUSY
AND
ADDR
Symbol
PLCC, TQFP and STQFP package only.
'X' in part numbers indicates power rating (SA or LA).
CE
APS
CE
'A'
'B'
'B'
is not satisified, the BUSY will be asserted on one side or the other, but there is no guarantee on which side BUSY will be asserted (7130 only).
'B'
'A'
'B'
'A'
Interrupt Set Time
Interrupt Reset Time
Address Set-up Time
Write Recovery Time
t
APS
(2)
t
APS
(2)
ADDRESSES MATCH
Parameter
t
BAA
t
RC
t
BAC
OR t
(1)
WC
ADDRESSES MATCH
16
Min.
____
____
0
0
Military, Industrial and Commercial Temperature Ranges
Com'l Only
7130X20
7140X20
t
BDC
ADDRESSES DO NOT MATCH
(1)
(1)
Max.
____
____
20
20
t
BDA
Min.
____
____
(2)
0
0
Com'l, Ind
& Military
7130X25
7140X25
Max.
____
____
25
25
Min.
____
____
0
0
& Military
7130X35
7140X35
Com'l
(1)
Max.
____
____
25
25
2689 drw 14
2689 drw 15
2689 tbl 12a
Unit
ns
ns
ns
ns

Related parts for 7130SA55P