XRT83L38ES Exar, XRT83L38ES Datasheet - Page 60

no-image

XRT83L38ES

Manufacturer Part Number
XRT83L38ES
Description
Peripheral Drivers & Components - PCIs
Manufacturer
Exar
Datasheet

Specifications of XRT83L38ES

Product Category
Peripheral Drivers & Components - PCIs
Rohs
yes
XRT83L38
OCTAL T1/E1/J1 LH/SH TRANSCEIVER WITH CLOCK RECOVERY AND JITTER ATTENUATOR
D7
D6
D5
D4
D3
D2
D1
D0
QRPDIE_n
NLCDIE_n
RLOSIE_n
DMOIE_n
AISDIE_n
Reserved
FLSIE_n
LCVIE_n
T
ABLE
23: M
DMO Interrupt Enable: Writing a “1” to this bit enables DMO
interrupt generation, writing a “0” masks it.
FIFO Limit Status Interrupt Enable: Writing a “1” to this bit
enables interrupt generation when the FIFO limit is within to 3
bits, writing a “0” to masks it.
Line Code Violation Interrupt Enable: Writing a “1” to this bit
enables Line Code Violation interrupt generation, writing a “0”
masks it.
Network Loop-Code Detection Interrupt Enable: Writing a
“1” to this bit enables Network Loop-code detection interrupt
generation, writing a “0” masks it.
AIS Interrupt Enable: Writing a “1” to this bit enables Alarm
Indication Signal detection interrupt generation, writing a “0”
masks it.
Receive Loss of Signal Interrupt Enable: Writing a “1” to this
bit enables Loss of Receive Signal interrupt generation, writing
a “0” masks it.
QRSS Pattern Detection Interrupt Enable: Writing a “1” to
this bit enables QRSS pattern detection interrupt generation,
writing a “0” masks it.
ICROPROCESSOR
57
R
EGISTER
#4, B
IT
D
ESCRIPTION
R/W
R/W
R/W
R/W
R/W
R/W
R/W
RO
REV. 1.0.2
0
0
0
0
0
0
0
0

Related parts for XRT83L38ES