MAX11014BGTM+ Maxim Integrated, MAX11014BGTM+ Datasheet - Page 27

no-image

MAX11014BGTM+

Manufacturer Part Number
MAX11014BGTM+
Description
Special Purpose Amplifiers Auto RF MESFET Amp Drain-Current Cntrlr
Manufacturer
Maxim Integrated
Series
MAX11014, MAX11015r
Datasheet

Specifications of MAX11014BGTM+

Rohs
yes
Common Mode Rejection Ratio (min)
90 dB
Operating Supply Voltage
0.5 V to 11 V
Supply Current
2.8 mA
Maximum Power Dissipation
2162.2 mW
Maximum Operating Temperature
+ 105 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Package / Case
TQFN-48
Available Set Gain
13.98 dB
Data transfers are acknowledged with an acknowledge
bit or a not-acknowledge bit. Both the master and the
MAX11014/MAX11015 (slave) generate acknowledge
bits. To generate an acknowledge, the receiving device
pulls SDA low before the rising edge of the acknowl-
edge-related clock pulse (ninth pulse) and keeps it low
during the high period of the clock pulse (Figure 12).
To generate a not-acknowledge condition, the receiver
allows SDA to be pulled high before the rising edge of
the acknowledge-related clock pulse and leaves SDA
high during the high period of the clock pulse. Monitor
the acknowledge bits to detect an unsuccessful data
transfer. An unsuccessful data transfer happens if a
receiving device is busy or if a system fault occurs. In
the event of an unsuccessful data transfer, the bus
master should reattempt communication at a later time.
Figure 12. Acknowledge Bits
Figure 13. Slave Address Byte
Acknowledge and Not-Acknowledge Conditions
SDA
SCL
S
SLAVE ADDRESS BITS A2, A1, AND A0 CORRESPOND TO THE LOGIC STATE OF ADDRESS-SELECT INPUT PINS A2, A1, AND A0.
______________________________________________________________________________________
0
SDA
SCL
1
1
2
S
0
Automatic RF MESFET Amplifier
3
SLAVE ADDRESS
1
1
4
2
A2
5
Drain-Current Controllers
The MAX11014/MAX11015 have a 7-bit I
address. The MSBs of the slave address are factory
programmed to 0101. The logic state of address inputs
A2, A1, and A0 determine the 3 LSBs of the device
address (Figure 13). Connect A2, A1, and A0 to DV
for a high logic state or DGND for a low logic state.
Therefore, a maximum of eight MAX11014/MAX11015
devices can be connected on the same bus at one
time.
The MAX11014/MAX11015 continuously wait for a
START condition followed by its slave address. When
the device recognizes its slave address, it is ready to
accept or send data depending on bit 8, the R/W bit.
At power-up, the bus timing is set for fast mode (F/S
mode, up to 400kHz I
speed. Switch to high-speed mode (HS mode, up to
3.4MHz I
interface is capable of supporting slow (up to 100kHz),
fast (up to 400kHz), and high-speed (up to 3.4MHz)
protocols. See Figure 14.
A1
6
8
NACK
ACK
A0
2
7
C clock) to increase interface speed. The
9
R/W
8
S = START.
ACK = ACKNOWLEDGE.
NACK = NOT ACKNOWLEDGE.
2
C clock), which limits interface
ACK
9
S = START.
ACK = ACKNOWLEDGE.
High-Speed Mode
Slave Address
2
C slave
DD
27

Related parts for MAX11014BGTM+