DS1086Z-11D Maxim Integrated, DS1086Z-11D Datasheet - Page 8

no-image

DS1086Z-11D

Manufacturer Part Number
DS1086Z-11D
Description
Programmable Oscillators
Manufacturer
Maxim Integrated
Series
DS1086r
Datasheet

Specifications of DS1086Z-11D

Part # Aliases
90-1086Z-11D
A block diagram of the DS1086 is shown in Figure 3.
The internal master oscillator generates a square wave
with a 66MHz to 133MHz frequency range. The fre-
quency of the master oscillator can be programmed
with the DAC register over a two-to-one range in 10kHz
steps. The master oscillator range is larger than the
range possible with the DAC step size, so the OFFSET
register is used to select a smaller range of frequencies
over which the DAC spans. The prescaler can then be
set to divide the master oscillator frequency by 2
Spread-Spectrum EconOscillator
Table 1. Register Summary
X
X
X
X = Don’t care.
Table 2. Offset Settings
* Factory default setting. OS is the integer value of the 5 LSBs
of the RANGE register.
8
0
1
X
PRESCALER
DAC HIGH
DAC LOW
OFFSET
ADDR
RANGE
WRITE EE
REGISTER
= Don’t care, reads as zero.
= Don’t care, reads as one.
= Don’t care, reads indeterminate.
_______________________________________________________________________________________
OFFSET
OS + 1
OS + 2
OS + 3
OS + 4
OS + 5
OS + 6
OS - 6
OS - 5
OS - 4
OS - 3
OS - 2
OS - 1
OS*
ADDR
0Dh
0Eh
02h
08h
09h
37h
3Fh
Detailed Description
FREQUENCY RANGE (MHz)
MSB
b9
b1
X
X
X
X
1
1
1
X
102.40 to 112.63
107.52 to 117.75
112.64 to 122.87
117.76 to 127.99
122.88 to 133.11
92.16 to 102.39
97.28 to 107.51
61.44 to 71.67
66.56 to 76.79
71.68 to 81.91
76.80 to 87.03
81.92 to 92.15
87.04 to 97.27
b8
b0
X
X
X
X
1
1
1
X
b7
X
X
X
X
X
X
0
1
1
X
b6
X
b4
X
b4
J0
NO DATA
BINARY
0
1
WC
P3
b5
X
b3
b3
x
0
(where x equals 0 to 8) before routing the signal to the
output (OUT) pin.
A programmable triangle-wave generator injects an off-
set element into the master oscillator to dither its output
2% or 4%. The dither is controlled by the J0 bit in the
PRESCALER register and enabled with the SPRD pin.
The maximum spectral attenuation occurs when the
prescaler is set to 1. The spectral attenuation is
reduced by 2.7dB for every factor of 2 that is used in
the prescaler. This happens because the prescaler’s
divider function tends to average the dither in creating
the lower frequency. However, the most stringent spec-
tral emission limits are imposed on the higher frequen-
cies where the prescaler is set to a low divider ratio.
The external control input, OE, gates the clock output
buffer. The PDN pin disables the master oscillator and
turns off the clock output for power-sensitive applica-
tions*. On power-up, the clock output is disabled until
power is stable and the master oscillator has generated
512 clock cycles. Both controls feature a synchronous
enable that ensures there are no output glitches when
the output is enabled, and a constant time interval (for a
given frequency setting) from an enable signal to the
first output transition.
The control registers are programmed through a 2-wire
interface and are used to determine the output frequen-
cy and settings. Once programmed into EEPROM,
since the register settings are NV, the settings only
need to be reprogrammed if it is desired to reconfigure
the device.
* The power-down command must persist for at least two out-
put frequency cycles plus 10µs for deglitching purposes.
P2
b4
X
b2
A2
b2
0
P1
b3
b1
A1
b1
X
0
LSB
A0
P0
b2
X
b0
b0
0
11100000b
01111101b
00000000b
11110000b
1 1 1 - - - - - b
FACTORY
x x x - - - - - b
DEFAULT
ACCESS
R/W
R/W
R/W
R/W
R/W
R

Related parts for DS1086Z-11D