SCN68681E1F40 PHILIPS [NXP Semiconductors], SCN68681E1F40 Datasheet - Page 14

no-image

SCN68681E1F40

Manufacturer Part Number
SCN68681E1F40
Description
Dual asynchronous receiver/transmitter DUART
Manufacturer
PHILIPS [NXP Semiconductors]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SCN68681E1F40
Manufacturer:
LT
Quantity:
5
Philips Semiconductors
If an external 1X clock is used for the transmitter, MR2A[3] = 0
selects one stop bit and MR2A[3] = 1 selects two stop bits to be
transmitted.
MR1B – Channel B Mode Register 1
MR1B is accessed when the Channel B MR pointer points to MR1.
The pointer is set to MR1 by RESET or by a ‘set pointer’ command
applied via CRB. After reading or writing MR1B, the pointer will
point to MR2B.
The bit definitions for this register are identical to MR1A, except that
all control actions apply to the Channel B receiver and transmitter
and the corresponding inputs and outputs.
MR2B – Channel B Mode Register 2
MR2B is accessed when the Channel B MR pointer points to MR2,
which occurs after any access to MR1B. Accesses to MR2B do not
change the pointer.
The bit definitions for mode register are identical to the bit
definitions for MR2A, except that all control actions apply to the
Channel B receiver and transmitter and the corresponding inputs
and outputs.
CSRA – Channel A Clock Select Register
CSRA[7:4] – Channel A Receiver Clock Select
This field selects the baud rate clock for the Channel A receiver.
The field definition is shown in Table 3.
CSRA[3:0] – Channel A Transmitter Clock Select
This field selects the baud rate clock for the Channel A transmitter.
The field definition is as shown in Table 3, except as follows:
The transmitter and receiver clock is always a 16X clock except
for 1111 selection.
Table 3.
See Table 6.
CSRB – Channel B Clock Select Register
CSRB[7:4] – Channel B Receiver Clock Select
This field selects the baud rate clock for the Channel B receiver.
The field definition is as shown in Table 3, except as follows:
1998 Sep 04
Dual asynchronous receiver/transmitter (DUART)
CSRA[3:0]
CSRA[7:4]
0000
0001
0010
0011
0100
0101
0110
1000
1001
1010
1011
1100
1101
1110
1111
0111
1110
1111
Baud Rate Clock = 3.6864 MHz
IP4-16X
ACR[7] = 0
ACR[7] = 0
IP4-1X
IP3-16X
IP3-1X
1,200
1,050
2,400
4,800
7,200
9,600
Timer
110
134.5
200
300
600
50
38.4k
Baud Rate ACR[7] = 1
Baud Rate ACR[7] = 1
IP3-16X
IP3-1X
IP4-16X
IP4-1X
Timer
1,200
2,000
2,400
4,800
1,800
9,600
134.5
150
300
600
110
75
19.2k
14
The receiver clock is always a 16X clock except for CSRB[7:4] =
1111.
CSRB[3:0] – Channel B Transmitter Clock Select
This field selects the baud rate clock for the Channel B transmitter.
The field definition is as shown in Table 3, except as follows:
The transmitter clock is always a 16X clock except for CSRB[3:0] =
1111.
CRA – Channel A Command Register
CRA is a register used to supply commands to Channel A. Multiple
commands can be specified in a single write to CRA as long as the
commands are non-conflicting, e.g., the ‘enable transmitter’ and
‘reset transmitter’ commands cannot be specified in a single
command word.
CRA[7] – Not Used
Should be set to zero for upward compatibility with newer parts.
CRA[6:4] – Miscellaneous Commands
The encoded value of this field may be used to specify a single
command as follows:
CRA[6:4] – COMMAND
NOTE: Access to the upper four bits of the command register should be separated by three
(3) edges of the X1 clock.
000
001
010
011
100
101
110
111
CRA[3] – Disable Channel A Transmitter
This command terminates transmitter operation and reset the
TxDRY and TxEMT status bits. However, if a character is being
transmitted or if a character is in the THR when the transmitter is
disabled, the transmission of the character(s) is completed before
assuming the inactive state.
CRA[2] – Enable Channel A Transmitter
Enables operation of the Channel A transmitter. The TxRDY status
bit will be asserted.
CRA[1] – Disable Channel A Receiver
This command terminates operation of the receiver immediately – a
character being received will be lost. The command has no effect
CSRB[7:4]
CSRB[3:0]
No command.
Reset MR pointer. Causes the Channel A MR pointer to point to MR1.
Reset receiver. Resets the Channel A receiver as if a hardware reset had been ap-
plied. The receiver is disabled and the FIFO is flushed.
Reset transmitter. Resets the Channel A transmitter as if a hardware reset had been
applied.
Reset error status. Clears the Channel A Received Break, Parity Error, and Overrun
Error bits in the status register (SRA[7:4]). Used in character mode to clear OE status
(although RB, PE and FE bits will also be cleared) and in block mode to clear all error
status after a block of data has been received.
Reset Channel A break change interrupt. Causes the Channel A break detect
change bit in the interrupt status register (ISR[2]) to be cleared to zero.
Start break. Forces the TxDA output Low (spacing). If the transmitter is empty the
start of the break condition will be delayed up to two bit times. If the transmitter is
active the break begins when transmission of the character is completed. If a charac-
ter is in the THR, the start of the break will be delayed until that character, or any other
loaded subsequently are transmitted. The transmitter must be enabled for this com-
mand to be accepted.
Stop break. The TxDA line will go High (marking) within two bit times. TxDA will
remain High for one bit time before the next character, if any, is transmitted.
1110
1111
1110
1111
ACR[7] = 0
ACR[7] = 0
IP2-16X
IP2-1X
IP5-16X
IP5-1X
Baud Rate ACR[7] = 1
Baud Rate ACR[7] = 1
IP2-16X
IP2-1X
IP5-16X
IP5-1X
SCN68681
Product specification

Related parts for SCN68681E1F40