A3P060-1VQ144T ACTEL [Actel Corporation], A3P060-1VQ144T Datasheet - Page 85

no-image

A3P060-1VQ144T

Manufacturer Part Number
A3P060-1VQ144T
Description
Automotive ProASIC3 Flash Family FPGAs
Manufacturer
ACTEL [Actel Corporation]
Datasheet
Table 2-108 • A3P060 Global Resource
Table 2-109 • A3P060 Global Resource
Parameter
t
t
t
t
t
F
Notes:
1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential
2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element,
3. For specific junction temperature and voltage supply levels, refer to
Parameter
t
t
t
t
t
F
Notes:
1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential
2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element,
3. For specific junction temperature and voltage supply levels, refer to
RCKL
RCKH
RCKMPWH
RCKMPWL
RCKSW
RCKL
RCKH
RCKMPWH
RCKMPWL
RCKSW
RMAX
RMAX
element, located in a lightly loaded row (single element is connected to the global net).
located in a fully loaded row (all available flip-flops are connected to the global net in the row).
values.
element, located in a lightly loaded row (single element is connected to the global net).
located in a fully loaded row (all available flip-flops are connected to the global net in the row).
values.
Global Tree Timing Characteristics
Global clock delays include the central rib delay, the spine delay, and the row delay. Delays do not
include I/O input buffer clock delays, as these are I/O standard–dependent, and the clock may be
driven and conditioned internally by the CCC module. For more details on clock conditioning
capabilities, refer to the
page 2-76
each device. Minimum and maximum delays are measured with minimum and maximum loading.
Timing Characteristics
Commercial-Case Conditions: T
Commercial-Case Conditions: T
Input LOW Delay for Global Clock
Input HIGH Delay for Global Clock
Minimum Pulse Width HIGH for Global Clock
Minimum Pulse Width LOW for Global Clock
Maximum Skew for Global Clock
Maximum Frequency for Global Clock
Input LOW Delay for Global Clock
Input HIGH Delay for Global Clock
Minimum Pulse Width HIGH for Global Clock
Minimum Pulse Width LOW for Global Clock
Maximum Skew for Global Clock
Maximum Frequency for Global Clock
to
Table 2-125 on page 2-95
Description
Description
"Clock Conditioning Circuits" section on page
J
J
= 135°C, V
= 115°C, V
present minimum and maximum global clock delays within
v1.0
CC
CC
= 1.425 V
= 1.425 V
Automotive ProASIC3 DC and Switching Characteristics
Min.
Min.
0.87
0.86
0.85
0.84
Table 2-5 on page 2-5
Table 2-5 on page 2-5
1
1
–1
–1
Max.
Max.
1.16
1.20
0.35
1.13
1.18
0.34
2
2
Min.
Min.
2-77.
1.02
1.01
1.00
0.99
1
1
Std.
Std.
Table 2-114 on
Max.
Max.
1.37
1.42
0.41
1.33
1.38
0.40
for derating
for derating
2
2
Units
Units
MHz
MHz
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
2 - 73

Related parts for A3P060-1VQ144T