NS16C2552TVA NSC [National Semiconductor], NS16C2552TVA Datasheet - Page 36

no-image

NS16C2552TVA

Manufacturer Part Number
NS16C2552TVA
Description
Dual UART with 16-byte/64-byte FIFOs and up to 5 Mbit/s Data Rate
Manufacturer
NSC [National Semiconductor]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
NS16C2552TVA/NOPB
Manufacturer:
Texas Instruments
Quantity:
10 000
Part Number:
NS16C2552TVAX/NOPB
Manufacturer:
Texas Instruments
Quantity:
10 000
www.national.com
Tx and Rx FIFO sizes
Supply voltage
Highest baud rate
Highest clock input frequency
Operating temperature
Enhanced Register Set
Sleep mode IER[4]
Xon, Xoff, and Xon-Any software auto flow control
CTS and RTS hardware auto flow control
Interrupt source ID in IIR
Tx FIFO trigger level select FCR[5:4]
IrDA v1.0 mode MCR[6]
Clock divisor 1 or 4 select MCR[7]
8.0 Design Notes
8.6 NOTES ON TX FIFO OF NS16C2752
Notes on interrupt assertion and deassertion.
1. To avoid frequent interrupt request generation, there is a
2. When the number of empty spaces reaches the thresh-
• FCR 0x02.3 = 1
• LCR 0x03.7:0 = temp
hysteresis of two characters. When the transmit FIFO
threshold is enabled and the number of empty spaces
reaches the threshold, a THR empty interrupt is gener-
ated requesting the CPU to fill the transmit FIFO. The
host has to fill at least two characters in the Tx FIFO
before another THR empty interrupt can be generated.
The DMA request TXRDY works differently. When the
number of empty spaces exceeds the threshold, TXRDY
asserts initiating the DMA transfer. The TXRDY deas-
serts when the transmit FIFO is full.
old level, an interrupt is generated. If the host does not
fill the FIFO, the interrupt will remain asserted until the
Features
(Continued)
TABLE 31. Differences among the UART products
4.5V to 5.5V
PC16552D
1.5Mbps
0 - 70˚C
16-byte
24MHz
1 level
36
3-bit
No
No
No
No
No
No
8.5 DIFFERENCES BETWEEN THE PC16552D AND
NS16C2552/2752
The following are differences between the versions of UART
that helps user to identify the feature differences.
3. When the number of empty spaces reaches the thresh-
4. When the number of empty spaces reaches the thresh-
5. Reset Tx FIFO causes a THR empty interrupt.
host writes to the THR or reads from IIR.
old level, an interrupt is generated. If the host reads the
IIR but does not fill the Tx FIFO, the INTR is deasserted.
However, if the host still does not fill the Tx FIFO, the
FIFO becomes empty. The THR empty interrupt is not
generated because the host has not written to the Tx
FIFO and the interrupt service is not complete.
old level, a THR empty interrupt is generated. If the host
writes at least one character into the Tx FIFO, the inter-
rupt is serviced and the THR empty flag is deasserted.
Subsequently, if the host fails to fill the FIFO before it
reaches empty, a THR empty interrupt will be asserted.
2.97V to 5.5V
NS16C2552
-40 to 85˚C
5.0Mbps
16-byte
80MHz
1 level
5-bit
Yes
Yes
Yes
Yes
Yes
Yes
2.97V to 5.5V
NS16C2752
-40 to 85˚C
5.0Mbps
64-byte
4 levels
80MHz
5-bit
Yes
Yes
Yes
Yes
Yes
Yes

Related parts for NS16C2552TVA