NS16C2552TVA NSC [National Semiconductor], NS16C2552TVA Datasheet - Page 22

no-image

NS16C2552TVA

Manufacturer Part Number
NS16C2552TVA
Description
Dual UART with 16-byte/64-byte FIFOs and up to 5 Mbit/s Data Rate
Manufacturer
NSC [National Semiconductor]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
NS16C2552TVA/NOPB
Manufacturer:
Texas Instruments
Quantity:
10 000
Part Number:
NS16C2552TVAX/NOPB
Manufacturer:
Texas Instruments
Quantity:
10 000
www.national.com
6.0 Register Set
6.9 MODEM STATUS REGISTER (MSR)
This register provides the current state of the control lines
from the MODEM (or peripheral device) to the CPU. In
Bit
7
6
5
4
3
2
1
0
DCD Input
DSR Input
CTS Input
Bit Name
Indicator
Indicator
Indicator
Edge RI
RI Input
Status
Status
Status
Status
DDCD
Status
Falling
DDSR
DCTS
Input
Input
Input
DCD
DSR
CTS
R/W
Def
RI
R
R
R
R
R
R
R
R
0
0
0
0
(Continued)
DCD Input Status
This bit is the complement of the Data Carrier Detect (DCD) input. In the loopback mode,
this bit is equivalent to the OUT2 of the MCR.
1 = DCD input is logic 0.
0 = DCD input is logic 1.
RI Input Status
This bit is the complement of the Ring Indicator (RI) input. In the loopback mode, this bit is
equivalent to OUT1 of the MCR.
1 = RI input is logic 0.
0 = RI input is logic 1.
DSR Input Status
This bit is the complement of the Data Set Ready (DSR) input. In the loopback mode, this
bit is equivalent to DTR in the MCR.
1 = DSR input is logic 0.
0 = DSR input is logic 1.
CTS Input Status
This bit is the complement of the Clear to Send (CTS) input. In the loopback mode, this bit
is equivalent to RTS in the MCR.
1 = CTS input is logic 0.
0 = CTS input is logic 1.
Delta DCD Input Indicator
This bit is the Delta Data Carrier Detect (DDCD) indicator. Bit 3 indicates that the DCD
input has changed state since the last read by the host.
1 = DCD input has changed state.
0 = DCD input has no state change (default).
Note: Whenever bit 0, 1, 2, or 3 is set to logic 1, a MODEM Status Interrupt is generated.
Falling Edge RI Indicator
This bit is theFalling Edge of Ring Indicator (TERI) detector. Bit 2 indicates that the RI
input pin has changed from a logic 0 to 1 since the last read by the host.
1 = RI input has changed state from logic 0 to 1.
0 = RI input has no state change from 0 to 1 (default).
Delta DSR Input Indicator
This bit is the Delta Data Set Ready (DDSR) indicator. Bit 1 indicates that the DSR input
pin has changed state since the last read by the host.
1 = DSR input has changed state from logic 0 to 1.
0 = DSR input has no state change from 0 to 1 (default).
Delta CTS Input Indicator
This bit is the Delta Clear to Send (DCTS) indicator. Bit 0 indicates that the CTS input pin
has changed state since the last time it was read by the host.
1 = CTS input has changed state.
0 = CTS input has no state change (default).
TABLE 13. MSR (0x6)
22
addition to this current-state information, four bits of the
MODEM Status Register provide change information. The
latter bits are set to a logic 1 whenever a control input from
the MODEM changes state. They are reset to logic 0 when-
ever the CPU reads the MODEM Status Register.
Description

Related parts for NS16C2552TVA