HYB18H256321BF QIMONDA [Qimonda AG], HYB18H256321BF Datasheet - Page 19

no-image

HYB18H256321BF

Manufacturer Part Number
HYB18H256321BF
Description
256-Mbit GDDR3 Graphics RAM GDDR3 Graphics RAM
Manufacturer
QIMONDA [Qimonda AG]
Datasheet
3.2.1
The DLL must be enabled for normal operation. DLL enable is required during power-up initialization and upon returning to
normal operation after having disabled the DLL. (When the device exits self-refresh mode, the DLL is enabled automatically).
Anytime the DLL is enabled, 1000 cycles must occur before a READ command can be issued.
3.2.2
The WR parameter is programmed using the register bits A4, A5 and A7. This integer parameter defines as a number of clock
cycles the Write Recovery time in a Write with Autoprecharge operation.
The following inequality has to be complied with: WR *
supports WR from 7 to 13. The mid-range bitmap provides WR cycles from 4 to 11.
3.2.3
The data termination, Rtt, is used to set the value of the internal termination resistors. The GDDR3 DRAM supports ZQ / 4 and
ZQ / 2 termination values. The termination may also be disabled for testing and other purposes.
3.2.4
The Output Driver Impedance extended mode register is used to set the value of the data output driver impedance. When the
auto calibration is used, the output driver impedance is set nominally to ZQ / 6.
If the Output Driver Impendance is changed to 30, 40 or 45 Ohms the user needs to issue 16 AREF commands separated by
t
of
3.2.5
The Manufacturer Vendor Code is selected by issuing an Extended Mode Register Set command with bit A10 set to 1 and bits
A0-A9 and A11 set to the desired value. When the Vendor Code function is enabled the GDDR3 DRAM will provide the
Qimonda vendor code on DQ[3:0] and the revision identification on DQ[7:4]. The code will be driven onto the DQ bus after
tRIDon following the EMRS command that sets A10 to 1. The Vendor Code and Revision ID will be driven on DQ[7:0] until a
new EMRS command is issued with A10 set back to 0. After
back to HIGH. This second EMRS command must be issued before initiating any subsequent operation. Violating this
requirement will result in unspecified operation.
Note: Please refer to Revision Release Note for Revision ID value.
Rev. 0.80, 2007-09
09132007-07EM-7OYI
RFC
Revision Identification
DQ[7:4]
0011
t
KO
consecutively to make the change effective. The user must be aware that the Command bus needs to be stable for a time
after each AREF.
DLL enable
WR
Termination Rtt
Output Driver Impedance
Vendor Code and Revision Identification
t
CK
t
RDoff
19
t
WR
Qimonda Vendor Code
DQ[3:0]
0010
following the second EMRS command, the data bus is driven
, where
t
CK
is the clock cycle time. The high-speed bitmap
Revision ID and Vendor Code
Internet Data Sheet
HYB18H256321BF
256-Mbit GDDR3
TABLE 8

Related parts for HYB18H256321BF