PCA9674AD NXP [NXP Semiconductors], PCA9674AD Datasheet - Page 16

no-image

PCA9674AD

Manufacturer Part Number
PCA9674AD
Description
Remote 8-bit I/O expander for Fm+ I2C-bus with interrupt
Manufacturer
NXP [NXP Semiconductors]
Datasheet
NXP Semiconductors
9. Characteristics of the I
PCA9674_PCA9674A_5
Product data sheet
9.1.1 START and STOP conditions
9.1 Bit transfer
9.2 System configuration
The I
lines are a serial data line (SDA) and a serial clock line (SCL). Both lines must be
connected to a positive supply via a pull-up resistor when connected to the output stages
of a device. Data transfer may be initiated only when the bus is not busy.
One data bit is transferred during each clock pulse. The data on the SDA line must remain
stable during the HIGH period of the clock pulse as changes in the data line at this time
will be interpreted as control signals (see
Both data and clock lines remain HIGH when the bus is not busy. A HIGH-to-LOW
transition of the data line while the clock is HIGH is defined as the START condition (S).
A LOW-to-HIGH transition of the data line while the clock is HIGH is defined as the STOP
condition (P) (see
A device generating a message is a ‘transmitter’; a device receiving is the ‘receiver’. The
device that controls the message is the ‘master’ and the devices which are controlled by
the master are the ‘slaves’ (see
Fig 16. Bit transfer
Fig 17. Definition of START and STOP conditions
2
C-bus is for 2-way, 2-line communication between different ICs or modules. The two
SDA
SCL
START condition
2
SDA
SCL
Figure
C-bus
S
Rev. 05 — 15 June 2009
17).
Remote 8-bit I/O expander for Fm+ I
Figure
data valid
data line
stable;
18).
Figure
allowed
change
of data
16).
PCA9674/74A
STOP condition
mba607
2
C-bus with interrupt
P
© NXP B.V. 2009. All rights reserved.
mba608
16 of 32

Related parts for PCA9674AD