M48T512Y-85PM1 STMICROELECTRONICS [STMicroelectronics], M48T512Y-85PM1 Datasheet - Page 7

no-image

M48T512Y-85PM1

Manufacturer Part Number
M48T512Y-85PM1
Description
Manufacturer
STMICROELECTRONICS [STMicroelectronics]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M48T512Y-85PM1
Manufacturer:
ST
0
M48T512Y, M48T512V
2
Note:
2.1
Operating modes
The 32-pin, 600 mil hybrid DIP houses a controller chip, SRAM, quartz crystal, and a long
life lithium button cell in a single package.
array and the quartz controlled clock oscillator. The clock locations contain the year, month,
date, day, hour, minute, and second in 24 hour BCD format. Corrections for 28, 29 (leap year
- compliant until the year 2100), 30, and 31 day months are made automatically. Byte
7FFF8h is the clock control register (see
access to the clock information and also stores the clock calibration setting. The seven clock
bytes (7FFFFh-7FFF9h) are not the actual clock counters; they are memory locations
consisting of BiPORT™ READ/WRITE memory cells within the static RAM array. The
M48T512Y/V includes a clock control circuit which updates the clock bytes with current
information once per second. The information can be accessed by the user in the same
manner as any other location in the static memory array. The M48T512Y/V also has its own
power-fail detect circuit. This control circuitry constantly monitors the supply voltage for an
out of tolerance condition. When V
TIMEKEEPER register data and SRAM, providing data security in the midst of unpredictable
system operation. As V
maintaining data and clock operation until valid power is restored.
Table 2.
1. See
X = V
READ mode
The M48T512Y/V is in the READ mode whenever W (WRITE enable) is high and E (chip
enable) is low. The unique address specified by the 19 address inputs defines which one of
the 524,288 bytes of data is to be accessed. Valid data will be available at the data I/O pins
within address access time (t
E and G access times are also satisfied. If the E and G access times are not met, valid data
will be available after the latter of the chip enable access times (t
access time (t
G. If the outputs are activated before t
state until t
will remain valid for output data hold time (t
address access.
Deselect
WRITE
READ
READ
Deselect
Deselect
Mode
IH
Table 11 on page 18
or V
AVQV
IL
V
Operating modes
; V
GLQV
SO
. If the address inputs are changed while E and G remain active, output data
SO
4.5 to 5.5 V
3.0 to 3.6 V
to V
≤ V
). The state of the eight three-state data I/O signals is controlled by E and
= Battery backup switchover voltage.
V
PFD
or
SO
CC
CC
(1)
for details.
(min)
falls, the control circuitry automatically switches to the battery,
AVQV
(1)
Doc ID 5747 Rev 6
) after the last address input signal is stable, providing the
CC
V
V
V
V
E
X
X
IH
IL
IL
IL
is out of tolerance, the circuit write protects the
AVQV
Table 5 on page
Figure 3 on page 6
, the data lines will be driven to an indeterminate
AXQX
V
V
G
X
X
X
X
IH
IL
) but will go indeterminate until the next
V
V
V
W
X
X
X
IH
IH
IL
12). This byte controls user
DQ0-DQ7
High Z
High Z
High Z
High Z
D
illustrates the static memory
D
OUT
IN
ELQV
) or output enable
Battery backup mode
Operating modes
CMOS standby
Standby
Power
Active
Active
Active
7/23

Related parts for M48T512Y-85PM1