LTC693 LINER [Linear Technology], LTC693 Datasheet - Page 6

no-image

LTC693

Manufacturer Part Number
LTC693
Description
Microprocessor Supervisory Circuits
Manufacturer
LINER [Linear Technology]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LTC6930CDCB-4.19
Manufacturer:
LT
Quantity:
10 000
Part Number:
LTC6930CDCB-4.19#PBF
Manufacturer:
LINEAR/凌特
Quantity:
20 000
Part Number:
LTC6930CDCB-4.19#TRMPBF
Manufacturer:
LT凌特厂
Quantity:
20 000
Part Number:
LTC6930CDCB-5.00
Manufacturer:
LT
Quantity:
10 000
Part Number:
LTC6930CDCB-5.00#PBF
Manufacturer:
LT凌特厂
Quantity:
20 000
Part Number:
LTC6930CDCB-7.37
Manufacturer:
LT
Quantity:
10 000
Part Number:
LTC6930CDCB-7.37#TRMPBF
Manufacturer:
LT
Quantity:
124
Part Number:
LTC6930CDCB-8.00
Manufacturer:
LT
Quantity:
10 000
Part Number:
LTC6930CMS8-4.19#PBF
Manufacturer:
LINEAR/凌特
Quantity:
20 000
Part Number:
LTC6930CMS8-5.00#PBF
Manufacturer:
LINEAR/凌特
Quantity:
20 000
PI FU CTIO S
LTC692/LTC693
V
with a 0.1 F capacitor.
V
a capacitor of 0.1 F or greater. During normal operation,
V
switch, M1, which can deliver up to 50mA and has a typical
ON resistance of 5 . When V
is internally switched to V
used, connect V
V
auxiliary power connected to V
through PMOS switch, M2. If backup battery or auxiliary
power is not used, V
GND: Ground Pin.
BATT ON: Battery On Logic Output from Comparator C2.
BATT ON goes low when V
V
drive for an external PNP transistor to increase the output
current above the 50mA rating of V
high when V
PFI: Power Failure Input. PFI is the noninverting input to
the Power Fail Comparator, C3. The inverting input is
internally connected to a 1.3V reference. The Power Failure
Output remains high when PFI is above 1.3V and goes low
when PFI is below 1.3V. Connect PFI to GND or V
C3 is not used.
PFO: Power Failure Output from C3. PFO remains high
when PFI is above 1.3V and goes low when PFI is below
1.3V. When V
PFO is forced low.
RESET: Logic Output for P Reset Control. Whenever V
falls below either the reset voltage threshold (4.40V
typically) or V
returns to 5V, reset pulse generator forces RESET to
remain active low for a minimum of 140ms. When the
watchdog timer is enabled but not serviced prior to a preset
time-out period, reset pulse generator also forces RESET
to active low for a minimum of 140ms for every preset
6
CC
OUT
OUT
BATT
CC
U
: 5V Supply Input. The V
. The output typically sinks 35mA and can provide base
: Voltage Output for Backed Up Memory. Bypass with
obtains power from V
: Backup Battery Input. When V
U
OUT
CC
BATT
OUT
is lower than V
is internally switched to V
, RESET goes active low. After V
to V
BATT
U
CC
should be connected to GND.
BATT
.
OUT
CC
CC
CC
. If V
BATT
through an NMOS power
BATT
is internally connected to
is lower than V
pin should be bypassed
OUT
, C3 is shut down and
, is delivered to V
CC
OUT
and V
falls below V
. BATT ON goes
BATT
BATT
BATT
.
OUT
are not
, V
when
BATT
OUT
OUT
CC
CC
,
time-out period (see Figure 11). The reset active time is
adjustable on the LTC693. An external pushbutton reset
can be used in connection with the RESET output. See
Pushbutton Reset in the Applications Information section.
RESET: RESET is an Active High Logic Ouput. It is the
inverse of RESET.
LOW LINE: Logic Output from Comparator C1. LOW LINE
indicates a low line condition at the V
falls below the reset voltage threshold (4.40V typically),
LOW LINE goes low. As soon as V
voltage threshold, LOW LINE returns high (see Figure 1).
LOW LINE goes low when V
Table 1).
WDI: Watchdog Input. WDI is a three level input. Driving
WDI either high or low for longer than the watchdog time-
out period, forces both RESET and WDO low. Floating WDI
disables the Watchdog Timer. The timer resets itself with
each transition of the Watchdog Input (see Figure 11).
WDO: Watchdog Logic Output. When the watchdog input
remains either high or low for longer than the watchdog
time-out period, WDO goes low. WDO is set high whenever
there is a transition on the WDI pin, or LOW LINE goes low.
The watchdog timer can be disabled by floating WDI (see
Figure 11).
CE IN: Logic Input to the Chip Enable Gating Circuit. CE IN
can be derived from microprocessor's address line and/or
decoder output. See Applications Information Section and
Figure 5 for additional information.
CE OUT: Logic Output on the Chip Enable Gating Circuit.
When V
buffered replica of CE IN. When V
voltage threshold CE OUT is forced high (see Figure 5).
OSC SEL: Oscillator Selection Input. When OSC SEL is
high or floating, the internal oscillator sets the reset active
time and watchdog time-out period. Forcing OSC SEL low
allows OSC IN to be driven from an external clock signal or
an external capacitor to be connected between OSC IN and
GND.
CC
is above the reset voltage threshold, CE OUT is a
CC
drops below V
CC
CC
rises above the reset
CC
is below the reset
input. When V
BATT
(see
CC

Related parts for LTC693