CY28405OC-2 SPECTRALINEAR [SpectraLinear Inc], CY28405OC-2 Datasheet - Page 18

no-image

CY28405OC-2

Manufacturer Part Number
CY28405OC-2
Description
Clock Synthesizer with Differential SRC and CPU Outputs
Manufacturer
SPECTRALINEAR [SpectraLinear Inc]
Datasheet
Rev 1.0, November 22, 2006
Pin Description
Frequency Select Pins (FS_A, FS_B)
Host clock frequency selection is achieved by applying the
appropriate logic levels to FS_A and FS_B inputs prior to
VTT_PWRGD# assertion (as seen by the clock synthesizer).
Upon VTT_PWRGD# being sampled low by the clock chip
(indicating processor VTT voltage is stable), the clock chip
samples the FS_A and FS_B input values. For all logic levels
of FS_A and FS_B VTT_PWRGD# employs a one-shot
functionality in that once a valid low on VTT_PWRGD# has
been sampled low, all further VTT_PWRGD#, FS_A, and
FS_B transitions will be ignored. Once “Test Clock Mode” has
been invoked, all further FS_B transitions will be ignored and
FS_A will asynchronously select between the Hi-Z and REF/N
mode. Exiting test mode is accomplished by cycling power
with FS_B in a high or low state.
1
2
4
5
39, 42,
38, 41,
45, 44
36, 35
26, 29, 30
25
7, 8, 9
12, 13, 14, 15, 18,
19
22
21
46
20
33
32
31
48
47
3, 10, 16, 24, 27,
34, 40
6, 11, 17, 23, 28,
37, 43
Pin No.
FS_A/REF_0
XIN
XOUT
CPUT(0:1),
CPUC(0:1),
CPUT_ITP,
CPUC_ITP
SRCT, SRCC
3V66(2:0)
3V66_3/VCH
PCI_F(0:2)
PCI(0:5)
USB_48
DOT_48
IREF
PD#
VTT_PWRGD#
SDATA
SCLK
VDDA
VSSA
VDD
VSS
FS_B/REF_1
Name
I/O, SE
I/O, SE
I/O, PU
O, DIF
O, DIF
O, SE
O, SE
O, SE
O, SE
O, SE
O, SE
O, SE
PWR
PWR
I, PU
I, PU
GND
GND
Type
I
I
I
This pin is the FS_A at power-up and VTT_PWRGD# = 0, then it
becomes REF_0 output. (3.3V 14.318-MHz clock output.)
This pin is the FS_B at power-up and VTT_PWRGD# = 0, then it
becomes REF_1 output. (3.3V 14.318-MHz clock output.)
Crystal Connection or External Reference Frequency Input. This
pin has dual functions. It can be used as an external 14.318 MHz
crystal connection or as an external reference frequency input.
Crystal Connection. Connection for an external 14.318 MHz crystal
output.
CPU Clock Output. Differential CPU clock outputs, see Table 1 for
frequency configuration.l
Differential Serial Reference Clock.
66 MHz Clock Output. 3.3V 66 MHz clock from internal VCO.
48 or 66 MHz Clock Output. 3.3V selectable through SMBUS to be
66 MHz or 48 MHz. Default is 66 MHz.
Free Running PCI Output. 33 MHz clocks divided down from 3V66.
PCI Clock Output. 33 MHz clocks divided down from 3V66.
Fixed 48 MHz clock output.
Fixed 48 MHz clock output.
Current Reference. A precision resistor is attached to this pin which
is connected to the internal current reference.
3.3V LVTTL input for PowerDown# active low.
3.3V LVTTL input is a level sensitive strobe used to latch the
FS[A:E] input (active low).
SMBus compatible SDATA.
SMBus compatible SCLOCK.
3.3V power supply for PLL.
Ground for PLL.
3.3V Power supply for outputs.
Ground for outputs.
Description
CY28405-2
Page 2 of 16

Related parts for CY28405OC-2