ATSAM3S ATMEL [ATMEL Corporation], ATSAM3S Datasheet - Page 49

no-image

ATSAM3S

Manufacturer Part Number
ATSAM3S
Description
AT91 ARM Cortex M3-based Processor
Manufacturer
ATMEL [ATMEL Corporation]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATSAM3S-EK
Manufacturer:
Atmel
Quantity:
135
Part Number:
ATSAM3S1A-AU
Manufacturer:
ATMEL
Quantity:
98
Part Number:
ATSAM3S1AA-AU
Manufacturer:
NXP
Quantity:
21 400
Part Number:
ATSAM3S1AA-AU
Manufacturer:
ATMEL
Quantity:
534
Part Number:
ATSAM3S1AA-AU
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATSAM3S1AA-AUR
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATSAM3S1AB-AU
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATSAM3S1AB-AUR
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATSAM3S1B-AU
Manufacturer:
ATMEL
Quantity:
1 039
Part Number:
ATSAM3S1BA-AU
Manufacturer:
Atmel
Quantity:
10 000
12.4
12.5
12.6
6500AS–ATARM–11-Dec-09
Universal Synchronous Asynchronous Receiver Transceiver (USART)
Synchronous Serial Controller (SSC)
Timer Counter (TC)
• Programmable Baud Rate Generator with Fractional Baud rate support
• 5- to 9-bit full-duplex synchronous or asynchronous serial communications
• RS485 with driver control signal
• ISO7816, T = 0 or T = 1 Protocols for interfacing with smart cards
• SPI Mode
• IrDA modulation and demodulation
• Test Modes
• Provides serial synchronous communication links used in audio and telecom applications
• Contains an independent receiver and transmitter and a common clock divider
• Offers configurable frame sync and data length
• Receiver and transmitter can be programmed to start automatically or on detection of
• Receiver and transmitter include a data signal, a clock signal and a frame synchronization
• Six 16-bit Timer Counter Channels
• Wide range of functions including:
(with CODECs in Master or Slave Modes, I
different event on the frame sync signal
signal
– 1, 1.5 or 2 stop bits in Asynchronous Mode or 1 or 2 stop bits in Synchronous Mode
– Parity generation and error detection
– Framing error detection, overrun error detection
– MSB- or LSB-first
– Optional break generation and detection
– By 8 or by-16 over-sampling receiver frequency
– Hardware handshaking RTS-CTS
– Receiver time-out and transmitter timeguard
– Optional Multi-drop Mode with address generation and detection
– Optional Manchester Encoding
– Full modem line support on USART1 (DCD-DSR-DTR-RI)
– NACK handling, error counter with repetition and iteration limit
– Master or Slave
– Serial Clock programmable Phase and Polarity
– SPI Serial Clock (SCK) Frequency up to MCK/4
– Communication at up to 115.2 Kbps
– Remote Loopback, Local Loopback, Automatic Echo
– Frequency Measurement
– Event Counting
2
S, TDM Buses, Magnetic Card Reader)
SAM3S Summary
49

Related parts for ATSAM3S