FM24C64C-G RAMTRON [Ramtron International Corporation], FM24C64C-G Datasheet - Page 2

no-image

FM24C64C-G

Manufacturer Part Number
FM24C64C-G
Description
64Kb Serial 5V F-RAM Memory
Manufacturer
RAMTRON [Ramtron International Corporation]
Datasheet
Pin Description
Rev. 1.1
June 2011
A0-A2
Pin Name
A0-A2
SDA
SCL
WP
VDD
VSS
SCL
WP
SDA
Supply
Supply
Input
Input
Input
I/O
I/O
Pin Description
Address 2-0: These pins are used to select one of up to 8 devices of the same type on
the same two-wire bus. To select the device, the address value on the three pins must
match the corresponding bits contained in the device address. The address pins are
pulled down internally.
Serial Data Address: This is a bi-directional pin used to shift serial data and addresses
for the two-wire interface. It employs an open-drain output and is intended to be wire-
OR’d with other devices on the two-wire bus. The input buffer incorporates a Schmitt
trigger for noise immunity and the output driver includes slope control for falling
edges. A pull-up resistor is required.
Serial Clock: The serial clock input for the two-wire interface. Data is clocked out of
the device on the SCL falling edge, and clocked in on the SCL rising edge. The SCL
input also incorporates a Schmitt trigger input for improved noise immunity.
Write Protect: When WP is high, addresses in the upper quadrant of the logical
memory map will be write-protected. Write access is permitted to the lower three-
quarters of the address space. When WP is low, all addresses may be written. This pin
is pulled down internally.
Supply Voltage: 5V
Ground
Serial to Parallel
Counter
Control Logic
Converter
Figure 1. FM24C64C Block Diagram
Address
Latch
FRAM Array
Data Latch
1,024 x 64
8
FM24C64C
2 of 12

Related parts for FM24C64C-G