A43E26161G-95F AMICC [AMIC Technology], A43E26161G-95F Datasheet - Page 8

no-image

A43E26161G-95F

Manufacturer Part Number
A43E26161G-95F
Description
1M X 16 BIT X 4 BANKS LOW POWER SYNCHRONOUS DRAM
Manufacturer
AMICC [AMIC Technology]
Datasheet
Operating AC Parameter
(AC operating conditions unless otherwise noted)
Note: 1. The minimum number of clock cycles is determined by dividing the minimum time required with clock cycle time and
(December, 2004, Version 1.0)
Symbol
t
t
t
t
t
t
t
t
RRD(min)
RCD(min)
t
RAS(max)
t
CCD(min)
RAS(min)
CDL(min)
RDL(min)
BDL(min)
RC(min)
RP(min)
2. Minimum delay is required to complete write.
then rounding off to the next higher integer.
Row active to row active delay
Row precharge time
Row active time
Row cycle time
Last data in new col. Address delay
Last data in row precharge
Last data in to burst stop
Col. Address to col. Address delay
RAS to
CAS
delay
Parameter
7
Version
100K
28.5
28.5
85.5
-95
8.5
9.5
9.5
19
57
19
AMIC Technology, Corp.
Unit
ns
ns
ns
ns
µ s
ns
ns
ns
ns
ns
A43E26161
Note
1
1
1
1
1
2
2
2

Related parts for A43E26161G-95F