hi-6110 Holt Integrated Circuits, Inc., hi-6110 Datasheet - Page 5

no-image

hi-6110

Manufacturer Part Number
hi-6110
Description
Bc / Rt / Mt Message Processor
Manufacturer
Holt Integrated Circuits, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
hi-6110PCI
Manufacturer:
HOLT
Quantity:
11
Part Number:
hi-6110PQI
Manufacturer:
HOLT
Quantity:
101
REGISTER FORMATS (BC Mode)
MSB
BIT
15
14
13
12
11
10 - 7
6
5 - 4
3 - 2
1
0
MSB
MSB
CONTROL REGISTER (R/W) Write Address: X1XX, Read Address: 1100
TRANSMIT DATA FIFO (Write only) Write Address: X010
RECEIVE DATA FIFO (Read only) Read Address: 0100
15 14 13 12 11 10 9
15 14 13 12 11 10 9
15 14 13 12 11 10 9
X
NAME
-
REPTO
-
CLKSEL
Reserved
RA3:0
-
TRB, TRA
RTMODE,
BCMODE
BCSTART
MR
X
MIL-STD-1553 Message Data Word 15:0
MIL-STD-1553 Message Data Word 15:0
0
FUNCTION
Not used in BC mode
Controls the time-out which causes the No Response Error.
Not used in BC mode
Selects the frequency of the HI-6110 external CLK input, as follows:
This bit must be written to “0”.
Register Address for HI-6110 register and data read and write operations. The register address is defined by
the logical OR of these bits and their corresponding input pins. Writting Control Register bits 10:7 to 0000 is
necessary if the RA0 - RA3 input pins are used for HI-6110 register addressing.
Not used in BC mode
Setting either TRA or TRB to "1" enables transmit on MIL-STD-1553 BUS A or BUS B. Setting both TRA and
TRB selects neither bus. The
Manchester ecoder and RCV output signal are still operational on the inactive bus. Valid words received on the
inactive bus can be read without changing active bus by reading the Bus A Word or Bus B Word register.
NOTE: he TXINHA and TXINHB input pins can override bus enablement.
HI-6110 mode select bits. These Control Register bits are logically OR'ed with their corresponding input pins,
allowing the user to select 1553 operating mode under either hardware or software control:
If initially reset, writing a "1" to this bit initiates a BC message sequence. This bit should be reset before next
message.
Master Reset. Writing "1" and then “0” to this bit performs the same function as pulsing the MR pin. All register
and data FIFOs are cleared when master reset is asserted. The Control Register is the exception; it is not
affected by Master Reset.
0
1
CLKSEL
0
1
RTMODE
0
0
1
1
T
8
8
8
7
d
7
7
X
HI-6110 (BUS CONTROLLER MODE)
6
6
6
17 usec Gap (equivalent to 57 usec for 5.2.1.7 of the RT Validation Test Plan)
131 usec Gap
Value
24 MHz
12 MHz
BCMODE
0
1
0
1
5
5
5
4
4
4
HOLT INTEGRATED CIRCUITS
0
3
3
3
2
2
2
1
BC
1553 OPERATING MODE
Bus Monitor (MT), with assigned RT address
Bus Controller (BC)
Remote Terminal (RT)
Bus Monitor (MT), without assigned RT address
1
1
1
protocol engine connects to the selected, active bus. The 1553 receiver,
0
0
0
LSB
LSB
LSB
5
The Control Register settings determine HI-6110 operating
mode, clock frequency and the bus enabled for transmit. It can
also be used to address registers for read/write operations, to
assert master reset, and to initiate MIL-STD-1553 message
sequences.
The Transmit Data FIFO is 32-words deep and holds MIL-
STD-1553 message data. The FIFO is cleared on Master
Reset.
Message data to be transmitted by the BC may be loaded into
the TRANSMIT DATA FIFO by the host prior to BCSTART.
Any data word must be loaded before mid-parity bit for the
1553 word it follows. Words are transmitted in the order they
are loaded.
The Receive Data FIFO is 32-words deep and holds MIL-
STD-1553 message data. The FIFO is cleared by Master
Reset or when BCSTART occurs.
All MIL-STD-1553 data words received by the BC are stored in
the Receive DATA FIFO. A low FFEMPTY flag (output pin or
Status register bit) means message data is available to be
read by the host. Successive data reads cause FFEMPTY to
go high when the last word is read.

Related parts for hi-6110