gs820e32a GSI Technology, gs820e32a Datasheet - Page 7

no-image

gs820e32a

Manufacturer Part Number
gs820e32a
Description
2mb Synchronous Burst Sram
Manufacturer
GSI Technology
Datasheet
Synchronous Truth Table
Rev: 1.08 1/2009
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Notes:
1.
2.
3.
4.
5.
6.
7.
Deselect Cycle, Power Down
Deselect Cycle, Power Down
Deselect Cycle, Power Down
Read Cycle, Continue Burst
Read Cycle, Continue Burst
Write Cycle, Continue Burst
Write Cycle, Continue Burst
Read Cycle, Suspend Burst
Read Cycle, Suspend Burst
Write Cycle, Suspend Burst
Write Cycle, Suspend Burst
Read Cycle, Begin Burst
Write Cycle, Begin Burst
Read Cycle, Begin Burst
X = Don’t Care, H = High, L = Low
E = T (True) if E
W = T (True) and F (False) is defined in the Byte Write Truth Table preceding
G is an asynchronous input. G can be driven high at any time to disable active output drivers. G low can only enable active drivers (shown
as “Q” in the Truth Table above).
All input combinations shown above are tested and supported. Input combinations shown in gray boxes need not be used to accomplish
basic synchronous or synchronous burst operations and may be avoided for simplicity.
Tying ADSP high and ADSC low allows simple non-burst synchronous operations. See BOLD items above.
Tying ADSP high and ADV low while using ADSC to load new addresses allows simple burst operations. See ITALIC items above.
Operation
2
= 1 and E
3
= 0; E = F (False) if E
Address
External
External
External
Current
Current
Current
Current
Used
None
None
None
Next
Next
Next
Next
Diagram
2
= 0 or E
State
Key
CW
CW
CR
CR
W
X
X
X
R
R
7/20
5
3
= 1
E
H
L
L
L
X
H
X
H
X
H
X
H
L
L
1
E
X
F
F
T
T
T
X
X
X
X
X
X
X
X
2
ADSP ADSC
X
H
H
H
H
X
H
X
H
X
H
X
L
L
GS820E32AT-180/166/133/4/5
L
X
L
X
L
L
H
H
H
H
H
H
H
H
ADV
H
H
H
H
X
X
X
X
X
X
L
L
L
L
© 2000, GSI Technology
W
X
X
X
X
F
T
F
F
T
T
F
F
T
T
3
High-Z
High-Z
High-Z
DQ
Q
Q
Q
Q
Q
Q
D
D
D
D
D
4

Related parts for gs820e32a