am79c930 Advanced Micro Devices, am79c930 Datasheet - Page 39

no-image

am79c930

Manufacturer Part Number
am79c930
Description
Pcnet-mobile Single-chip Wireless Lan Media Access Controller
Manufacturer
Advanced Micro Devices
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
am79c930VC
Manufacturer:
AMD
Quantity:
3 428
Part Number:
am79c930VC
Manufacturer:
AMD
Quantity:
20 000
Pin 115: TXC
The TXC pin may be configured for input or output op-
eration according to the table below:
TXC input configuration is the reset default configura-
tion. This configuration allows an external transceiver to
control the clock that serves as the reference for the
transmit data. While in this configuration, the internal TX
state machine continues to operate with a reference
clock derived from a divided version of the CLKIN input.
Since the external TXC source is not driving the
Am79C930 device TX state machine, there exists a
Pin 118: LFPE
The LFPE pin may be configured for input or output op-
eration according to the table below:
Note that a read of the LFPE bit (TIR0[1]) will always
yield the inverted logical sense of the current LFPE pin
value, regardless of pin configuration setting.
Pin 120: HFPE
The HFPE pin may be configured for input or output op-
eration according to the following table:
Note that a read of the HFPE bit (TIR0[0]) will always
yield the inverted logical sense of the current HFPE pin
value, regardless of pin configuration setting.
Pin 122: RXPE
The RXPE pin may be configured for input or output op-
eration according to the following table:
TCR13[6]
TCR13[5]
HFPEEN
LFPEEN
RXPELEN
TCR13[0]
0
1
1
1
0
1
1
1
0
1
1
TCR30[3]
TXCIN
0
1
TIR0[1]
TIR0[0]
HFPE
LFPE
X
X
0
1
1
0
1
1
TIR0[2]
RXP
X
0
1
CLKGT20
CLKGT20
MIR9[7]
MIR9[7]
Direction
TXC Pin
X
X
X
X
0
1
0
1
O
I
RXPE Pin
Direction
HFPE Pin
LFPE Pin
Direction
Direction
P R E L I M I N A R Y
O
O
I
O
O
O
O
O
O
I
I
Am79C930
HFPE Pin
LFPE Pin
TXC Pin
synchronizing FIFO between the CRC generator and
the TXDATA pin that is used only in the TXC input mode.
This serial FIFO is 16 bits long and is used to allow for
slight mismatch between the internal TX state machine
reference clock and the external TXC input clock. It is
imperative in the TXC input mode that the Data Rate se-
lected with the Data Rate bits of TCR30 must match the
expected TXC clock rate from the transceiver. If these
rates do not match, then there is a risk of internal serial
FIFO error which, if it occurred, would be signaled
through the ATFU and ATFO interrupts of TCR11.
Note that the value of the LFPE bit (TIR0[1]) also affects
the value of the LFCLK pin.
Note that the value of the HFPE bit (TIR0[0]) also affects
the value of the HFCLK pin.
Note that a read of the RXP bit (TIR0[2]) will always yield
the inverted logical sense of the current RXPE pin value,
regardless of pin configuration setting.
Value
Value
Value
HIGH
HIGH
LOW
LOW
LOW
LOW
TXC
NA
NA
NA
RXPE Pin
Value
HIGH
LOW
NA
HFCLK Pin
LFCLK Pin
CLKIN 2
CLKIN 2
CLKIN
CLKIN
Value
Value
LOW
LOW
LOW
LOW
(result of internal divide of CLKIN)
reset default condition
reset default condition
reset default condition
reset default condition
AMD
39

Related parts for am79c930