LMH1982SQ National Semiconductor Corporation, LMH1982SQ Datasheet - Page 15

no-image

LMH1982SQ

Manufacturer Part Number
LMH1982SQ
Description
Manufacturer
National Semiconductor Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LMH1982SQ/NOPB
Manufacturer:
TI/德州仪器
Quantity:
20 000
Part Number:
LMH1982SQE
Manufacturer:
TI/德州仪器
Quantity:
20 000
ment sequence. The line offset value programmed to
TOF_OFFSET can delay or advance the output alignment
relative to the reference line where the input H and V pulse
are within ΔT
Decoder).
TOF_OFFSET must be greater than zero but less than or
equal to the total lines per reference frame. If no line offset is
required, then set TOF_OFFSET equal to REF_LPFM in-
stead of zero (invalid).
For example, if an input reference with PAL timing comes from
the LMH1981, the H and V pulses will be aligned to within
ΔT
the reference. In this case, TOF_OFFSET can be set to 312d
so the output frame will align to Line 1 of the PAL reference
(start of frame) after the output alignment is subsequently im-
plemented. This example is illustrated in Figure 5.
5.3 Programming The Output Alignment Sequence
Before implementing the output alignment sequence, the fol-
lowing prerequisites must be met as described:
1.
HV
FIGURE 5. PAL Reference and Output TOF Pulse
The VCXO PLL must be stable and locked to the input
reference.
Register 11h-12h
for the even field V pulses which occur on line 313 of
TOF_OFFSET
TABLE 7. TOF Line Offset Selection
0...00
0...01
1...10
1...11
HV
:
(see section 4.2 Internal Reference Frame
(TOF_OFFSET = 312)
Line Offset Value for
Output Alignment
Invalid
4094
4095
1
:
30052434
15
2.
To ensure that the output clock and TOF pulse are properly
aligned and subsequently phas locked to the reference frame,
the output alignment sequence should be programmed ac-
cordingly.
During the output frame immediately prior to the frame the
alignment is to occur:
1.
2.
3.
Note: Due to the following conditions, the TOF pulse may be
delayed or offset by more than one pixel clock (t
clock) even after the output alignment sequence:
1.
2.
5.3.1 Output Clock Alignment without TOF
For applications that do not require the TOF pulse, it is still
necessary to program all output format registers prior to the
output alignment sequence. This is because the output align-
ment circuitry relies on the full and correct specification of the
output format. If the TOF output is not needed, it can be put
in Hi-Z mode by setting TOF_HIZ = 1 (register 08h).
5.4 Output Behavior Upon Loss Of Reference
After loss of reference (LOR), the LMH1982 will maintain the
TOF pulse without the input reference according to the ter-
minal counts of the reference clock; however, output frequen-
cy accuracy will be determined by the VCXO, which may be
in Free Run or Holdover operation.
To disable output alignment to an arbitrary reference frame
when the reference is reapplied, set EN_TOF_RST = 0 before
the reference returns. After the VCXO PLL has re-locked to
the reference, the outputs can be initialized to the desired ref-
erence frame.
The desired output clock and TOF pulse timing must be
fully specified to the output format registers.
Set EN_TOF_RST = 1(register 0Ah) to enable output
alignment mode.
Toggle TOF_INIT (register 0Ah) from 0 to 1 to initialize
the internal counters. On the next frame, the output clock
and TOF pulse will be aligned to the reference frame and
relative line offset based on TOF_OFFSET.
Immediately after the alignment and before the next
output frame occurs, clear EN_TOF_RST and TOF_INIT
to 0. Otherwise, the output clock will be continually
aligned every output frame, which may cause excessive
jitter on the output clock due to slight differences in the
reset timing of the internal counters. This occurrence of
excessive clock jitter can be avoided by disabling output
alignment mode (EN_TOF_RST = 0) immediately after
the alignment.
The H sync and/or V sync input pulses have excessive
jitter equal to or larger than half of a pixel period of the
selected output clock. Input sync jitter less than 3 ns
peak-to-peak is recommended.
The VCXO PLL is not completely phase locked nor stable
when the output alignment is performed.
www.national.com
OD
> 1 pixel

Related parts for LMH1982SQ