xr16l2550im Exar Corporation, xr16l2550im Datasheet - Page 8

no-image

xr16l2550im

Manufacturer Part Number
xr16l2550im
Description
Industry Smallest Package Uart With 2.25v To 5.5v Operation
Manufacturer
Exar Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XR16L2550IM
Manufacturer:
EXAR/艾科嘉
Quantity:
20 000
Company:
Part Number:
XR16L2550IM
Quantity:
330
Part Number:
xr16l2550im-F
Manufacturer:
LT
Quantity:
350
Part Number:
xr16l2550im-F
Manufacturer:
Exar Corporation
Quantity:
10 000
Part Number:
xr16l2550im-F
Manufacturer:
EXAR
Quantity:
8 000
Part Number:
xr16l2550im-F
Manufacturer:
EXAR/艾科嘉
Quantity:
20 000
Company:
Part Number:
xr16l2550im-F
Quantity:
874
Part Number:
xr16l2550imTR-F
Manufacturer:
Exar Corporation
Quantity:
10 000
XR16L2550
LOW VOLTAGE DUART WITH 16-BYTE FIFO
but do not attempt to read from both uarts simultaneously. Individual channel select functions are shown in
Table
Each UART channel in the L2550 has a standard register set for controlling, monitoring and data loading and
unloading. The configuration register set is compatible to those already available in the standard single
16C550. These registers function as data holding registers (THR/RHR), interrupt status and control registers
(ISR/IER), a FIFO control register (FCR), receive line status and control registers (LSR/LCR), modem status
and control registers (MSR/MCR), programmable data rate (clock) divisor registers (DLL/DLM), and a user
accessible scratch pad register (SPR).
The device does not support direct memory access. The DMA Mode (a legacy term) in this document doesn’t
mean “direct memory access” but refers to data block transfer operation. The DMA mode affects the state of
the RXRDY# A/B and TXRDY# A/B output pins. The transmit and receive FIFO trigger levels provide additional
flexibility to the user for block mode operation. The LSR bits 5-6 provide an indication when the transmitter is
empty or has an empty location(s) for more data. The user can optionally operate the transmit and receive
FIFO in the DMA mode (FCR bit-3=1). When the transmit and receive FIFO are enabled and the DMA mode is
disabled (FCR bit-3 = 0), the L2550 is placed in single-character mode for data transmit or receive operation.
When DMA mode is enabled (FCR bit-3 = 1), the user takes advantage of block mode operation by loading or
unloading the FIFO in a block sequence determined by the programmed trigger level. The following table show
their behavior. Also see
The INTA and INTB interrupt output changes according to the operating mode and enhanced features setup.
Table 3
through
2.6
2.7
2.8
RXRDY# A/B
TXRDY# A/B
P
1.
INS
Channel A and B Internal Registers
DMA Mode
INTA and INTB Outputs
Figure
and
Table 4
23.
0 = 1 byte.
1 = no data.
0 = THR empty.
1 = byte in THR.
(FIFO D
FCR
T
summarize the operating behavior for the transmitter and receiver. Also see
ABLE
Figure 18
BIT
ISABLED
2: TXRDY#
-0=0
CSA#
)
1
0
1
0
through
T
0 = at least 1 byte in FIFO
1 = FIFO empty.
0 = FIFO empty.
1 = at least 1 byte in FIFO.
ABLE
AND
(DMA Mode Disabled)
Figure
1: C
CSB#
FCR Bit-3 = 0
RXRDY# O
1
1
0
0
HANNEL
23.
8
Channel A and B selected
A
UTPUTS IN
AND
Channel A selected
Channel B selected
UART de-selected
FCR B
B S
F
UNCTION
1 to 0 transition when FIFO reaches the trigger
level, or time-out occurs.
0 to 1 transition when FIFO empties.
0 = FIFO has at least 1 empty location.
1 = FIFO is full.
IT
FIFO
ELECT
-0=1 (FIFO E
AND
DMA M
(DMA Mode Enabled)
NABLED
FCR Bit-3 = 1
ODE
)
Figure 18
REV. 1.1.2

Related parts for xr16l2550im