psd4235g2 STMicroelectronics, psd4235g2 Datasheet - Page 23
psd4235g2
Manufacturer Part Number
psd4235g2
Description
Flash In-system Programmable Isp Peripherals For 16-bit Mcus 5v Supply
Manufacturer
STMicroelectronics
Datasheet
1.PSD4235G2.pdf
(129 pages)
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
psd4235g2-70U
Manufacturer:
ST
Quantity:
210
Company:
Part Number:
psd4235g2-70U
Manufacturer:
STMicroelectronics
Quantity:
10 000
Company:
Part Number:
psd4235g2-90U
Manufacturer:
MURATA
Quantity:
34 000
Part Number:
psd4235g2-90U
Manufacturer:
ST
Quantity:
20 000
Company:
Part Number:
psd4235g2-90UI
Manufacturer:
TI
Quantity:
8 802
Company:
Part Number:
psd4235g2V-90U
Manufacturer:
SHARP
Quantity:
201
PSD4235G2
3.9
peripherals, or internal memory and I/O. The Page register can also be used to change the
address mapping of the Flash memory blocks into different memory spaces for IAP.
Power management unit (PMU)
The power management unit (PMU) gives the user control of the power consumption on
selected functional blocks based on system requirements. The PMU includes an Automatic
Power-down (APD) Unit that turns off device functions during MCU inactivity. The APD Unit
has a Power-down mode that helps reduce power consumption.
The PSD also has some bits that are configured at run-time by the MCU to reduce power
consumption of the CPLD. The Turbo bit in PMMR0 can be reset to ’0’ and the CPLD latches
its outputs and goes to Standby mode until the next transition on its inputs.
Additionally, bits in PMMR2 can be set by the MCU to block signals from entering the CPLD
to reduce power consumption. See
details.
Table 5.
Primary Flash memory
Secondary Flash memory
PLD Array (DPLD and CPLD)
PSD configuration
Functional block
Methods of programming different functional blocks of the PSD
Section 21: Power management on page 94
JTAG-ISP
Yes
Yes
Yes
Yes
programmer
Device
PSD architectural overview
Yes
Yes
Yes
Yes
for more
IAP
Yes
Yes
No
No
23/129