m95256 STMicroelectronics, m95256 Datasheet - Page 24

no-image

m95256

Manufacturer Part Number
m95256
Description
256 Kbit Serial Spi Bus Eeprom With High Speed Clock
Manufacturer
STMicroelectronics
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M95256
Manufacturer:
ST
0
Part Number:
m95256 6
Manufacturer:
ST
0
Company:
Part Number:
m95256-DFCS6TP/K
Quantity:
2 500
Part Number:
m95256-DFDW6TP
Manufacturer:
ST
0
Part Number:
m95256-DFMC6TG
Manufacturer:
STMicroelectronics
Quantity:
950
Part Number:
m95256-DFMC6TG
Manufacturer:
ST
0
Part Number:
m95256-DFMC6TG
Manufacturer:
ST
Quantity:
20 000
Company:
Part Number:
m95256-DFMC6TG
Quantity:
20 000
Part Number:
m95256-DRDW3TP
Manufacturer:
ST
0
Part Number:
m95256-DRDW3TP/K
Manufacturer:
ST
Quantity:
20 000
Part Number:
m95256-DRMN3TP/K
Manufacturer:
ST
Quantity:
20 000
Delivery state
6
7
24/43
Delivery state
The device is delivered with the memory array set at all 1s (FFh). The Status Register Write
Disable (SRWD) and Block Protect (BP1 and BP0) bits are initialized to 0.
Connecting to the SPI bus
These devices are fully compatible with the SPI protocol.
All instructions, addresses and input data bytes are shifted in to the device, most significant
bit first. The Serial Data Input (D) is sampled on the first rising edge of the Serial Clock (C)
after Chip Select (S) goes low.
All output data bytes are shifted out of the device, most significant bit first. The Serial Data
Output (Q) is latched on the first falling edge of the Serial Clock (C) after the instruction
(such as the Read from Memory Array and Read Status Register instructions) have been
clocked into the device.
Figure 12
bus. Only one memory device is selected at a time, so only one memory device drives the
Serial Data Output (Q) line at a time, the other memory devices are high impedance.
Figure 12. Bus master and memory devices on the SPI bus
1. The Write Protect (W) and Hold (HOLD) signals should be driven, high or low as appropriate.
The pull-up resistor R (represented in
bus master leaves the S line in the high-impedance state.
In applications where the bus master might enter a state where all SPI bus inputs/outputs
would be in high impedance at the same time (for example, if the bus master is reset during
CS3
SPI Interface with
(ST6, ST7, ST9,
(CPOL, CPHA) =
ST10, Others)
(0, 0) or (1, 1)
Bus Master
CS2 CS1
shows an example of three memory devices connected to an MCU, on an SPI
SDO
SDI
SCK
R
R
C Q D
S
SPI Memory
Device
W
Figure
V
CC
HOLD
V
12) ensures that a device is not selected if the
SS
R
C Q D
S
SPI Memory
Device
W
M95256, M95256-W, M95256-R
V
CC
HOLD
V
SS
R
C Q D
S
SPI Memory
Device
W
V
CC
HOLD
AI12304b
V
V
V
SS
CC
SS

Related parts for m95256