m45pe10 STMicroelectronics, m45pe10 Datasheet - Page 28

no-image

m45pe10

Manufacturer Part Number
m45pe10
Description
1 Mbit, Page-erasable Serial Flash Memory With Byte-alterability And 75 Mhz Spi Bus Interface
Manufacturer
STMicroelectronics
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
m45pe10-VMN6P
Manufacturer:
ST
0
Part Number:
m45pe10-VMN6P
Manufacturer:
ST
Quantity:
20 000
Part Number:
m45pe10-VMN6TP
Manufacturer:
ST
0
Part Number:
m45pe10-VMN6TP
Manufacturer:
ST
Quantity:
20 000
Company:
Part Number:
m45pe10-VMN6TP
Quantity:
2 265
Company:
Part Number:
m45pe10-VMN6TP
Quantity:
10
Part Number:
m45pe10-VMP6G
Manufacturer:
ST
Quantity:
20 000
Part Number:
m45pe10-VMP6TG
Manufacturer:
ST
Quantity:
20 000
Part Number:
m45pe10VP
Manufacturer:
ST
Quantity:
20 000
Instructions
6.9
28/47
Page erase (PE)
The page erase (PE) instruction sets to ‘1’ (FFh) all bits inside the chosen page. Before it
can be accepted, a write enable (WREN) instruction must previously have been executed.
After the write enable (WREN) instruction has been decoded, the device sets the write
enable latch (WEL).
The page erase (PE) instruction is entered by driving Chip Select (S) Low, followed by the
instruction code, and three address bytes on serial data input (D). Any address inside the
page is a valid address for the page erase (PE) instruction. Chip Select (S) must be driven
Low for the entire duration of the sequence.
The instruction sequence is shown in
Chip Select (S) must be driven High after the eighth bit of the last address byte has been
latched in, otherwise the page erase (PE) instruction is not executed. As soon as Chip
Select (S) is driven High, the self-timed page erase cycle (whose duration is t
While the page erase cycle is in progress, the status register may be read to check the value
of the write in progress (WIP) bit. The write in progress (WIP) bit is 1 during the self-timed
page erase cycle, and is 0 when it is completed. At some unspecified time before the cycle
is complete, the write enable latch (WEL) bit is reset.
A page erase (PE) instruction applied to a page that is hardware protected is not executed.
Any page erase (PE) instruction, while an erase, program or write cycle is in progress, is
rejected without having any effects on the cycle that is in progress.
Figure 14. Page erase (PE) instruction sequence
1. Address bits A23 to A17 are don’t care.
S
C
D
0
1
2
Instruction
3
4
5
Figure
6
7
MSB
23 22
14.
8
9
24-bit address
2
29 30 31
1
0
AI04046
PE
) is initiated.
M45PE10

Related parts for m45pe10