m45pe10 STMicroelectronics, m45pe10 Datasheet - Page 13

no-image

m45pe10

Manufacturer Part Number
m45pe10
Description
1 Mbit, Page-erasable Serial Flash Memory With Byte-alterability And 75 Mhz Spi Bus Interface
Manufacturer
STMicroelectronics
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
m45pe10-VMN6P
Manufacturer:
ST
0
Part Number:
m45pe10-VMN6P
Manufacturer:
ST
Quantity:
20 000
Part Number:
m45pe10-VMN6TP
Manufacturer:
ST
0
Part Number:
m45pe10-VMN6TP
Manufacturer:
ST
Quantity:
20 000
Company:
Part Number:
m45pe10-VMN6TP
Quantity:
2 265
Company:
Part Number:
m45pe10-VMN6TP
Quantity:
10
Part Number:
m45pe10-VMP6G
Manufacturer:
ST
Quantity:
20 000
Part Number:
m45pe10-VMP6TG
Manufacturer:
ST
Quantity:
20 000
Part Number:
m45pe10VP
Manufacturer:
ST
Quantity:
20 000
M45PE10
4.3
4.4
4.5
4.6
A fast way to modify data
The Page Program (PP) instruction provides a fast way of modifying data (up to 256
contiguous bytes at a time), provided that it only involves resetting bits to 0 that had
previously been set to ‘1’.
This might be:
For optimized timings, it is recommended to use the page program (PP) instruction to
program all consecutive targeted bytes in a single sequence versus using several page
program (PP) sequences with each containing only a few bytes (see
program
characteristics (75 MHz operation, T9HX (0.11 µm)
Polling during a write, program or erase cycle
A further improvement in the write, program or erase time can be achieved by not waiting for
the worst case delay (t
status register so that the application program can monitor its value, polling it to establish
when the previous cycle is complete.
Reset
An internal power on reset circuit helps protect against inadvertent data writes. Addition
protection is provided by driving Reset (Reset) Low during the power-on process, and only
driving it High when V
Active power, standby power and deep power-down modes
When Chip Select (S) is Low, the device is selected, and in the active power mode.
When Chip Select (S) is High, the device is deselected, but could remain in the active power
mode until all internal cycles have completed (program, erase, write). The device then goes
in to the standby power mode. The device consumption drops to I
The deep power-down mode is entered when the specific instruction (the deep power-down
(DP) instruction) is executed. The device consumption drops further to I
remains in this mode until another specific instruction (the release from deep power-down
and read electronic signature (RES) instruction) is executed.
All other instructions are ignored while the device is in the deep power-down mode. This can
be used as an extra software protection mechanism, when the device is not in active use, to
protect the device from inadvertent write, program or erase instructions.
when the designer is programming the device for the first time
when the designer knows that the page has already been erased by an earlier page
erase (PE) or sector erase (SE) instruction. This is useful, for example, when storing a
fast stream of data, having first performed the erase cycle when time was available
when the designer knows that the only changes involve resetting bits to 0 that are still
set to ‘1’. When this method is possible, it has the additional advantage of minimizing
the number of unnecessary erase operations, and the extra stress incurred by each
page.
(PP),
Table 14: AC characteristics (50 MHz
CC
PW
has reached the correct voltage level, V
, t
PP
, t
PE
, or t
SE
). The write in progress (WIP) bit is provided in the
process)).
operation), and
CC
CC1
(min).
Table 15: AC
Section 6.8: Page
.
Operating features
CC2
. The device
13/47

Related parts for m45pe10