dp83932c-20 National Semiconductor Corporation, dp83932c-20 Datasheet - Page 60

no-image

dp83932c-20

Manufacturer Part Number
dp83932c-20
Description
Mhz Sonictm Systems-oriented Network Interface Controller
Manufacturer
National Semiconductor Corporation
Datasheet
5 0 Bus Interface
5 4 5 4 Memory Cycle for BMODE
Mode
On the rising edge of T1 the SONIC asserts ADS and ECS
to indicate that the memory cycle is starting The address
(A31-A1) bus status (S2-S0) and the direction strobe
(MWR) are driven and do not change for the remainder of
the memory cycle On the falling edge of T1 the SONIC
deasserts ECS ADS is deasserted on the rising edge of T2
FIGURE 5-14 Memory Read BMODE
FIGURE 5-15 Memory Write BMODE
(Continued)
e
0 Synchronous
60
e
e
5-15 ) data is driven on the rising edge of T1 and stays driv-
In Synchronous mode RDYi is sampled on the rising edge
at the end of T2 (the rising edge of the next T1) T2 states
will be repeated until RDYi is sampled properly in a low
state RDYi must meet the setup and hold times with re-
spect to the rising edge of bus clock for proper operation
During read cycles ( Figure 5-14 ) data (D31-D0) is latched
at the rising edge at the end of T2 For write cycles ( Figure
en until the end of the cycle
0 Synchronous (1 Wait-State)
0 Synchronous (1 Wait-State)
TL F 10492 – 38
TL F 10492 – 40

Related parts for dp83932c-20